Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T8,T9 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T8,T9 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T8,T34 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T8,T9 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T8,T34 |
0 | 1 | Covered | T77,T124,T179 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T8,T34 |
0 | 1 | Covered | T8,T64,T31 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T8,T34 |
1 | - | Covered | T8,T64,T31 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T8,T9 |
DetectSt |
168 |
Covered |
T5,T8,T34 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T8,T34 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T8,T34 |
DebounceSt->IdleSt |
163 |
Covered |
T9,T180,T181 |
DetectSt->IdleSt |
186 |
Covered |
T77,T124,T179 |
DetectSt->StableSt |
191 |
Covered |
T5,T8,T34 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T8,T9 |
StableSt->IdleSt |
206 |
Covered |
T5,T8,T64 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T8,T9 |
|
0 |
1 |
Covered |
T5,T8,T9 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T34 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T8,T9 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T8,T34 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T9,T180,T181 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T8,T9 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T77,T124,T179 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T8,T34 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T8,T64,T31 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T8,T34 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
135 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
4 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
2 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
3813 |
0 |
0 |
T5 |
34049 |
57 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
62 |
0 |
0 |
T9 |
0 |
34 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T32 |
0 |
59 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
T34 |
0 |
80 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
25 |
0 |
0 |
T65 |
0 |
16 |
0 |
0 |
T149 |
0 |
78 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133109 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21232 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
3 |
0 |
0 |
T77 |
544 |
1 |
0 |
0 |
T83 |
56254 |
0 |
0 |
0 |
T103 |
8912 |
0 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T127 |
723 |
0 |
0 |
0 |
T171 |
496 |
0 |
0 |
0 |
T172 |
422 |
0 |
0 |
0 |
T173 |
7577 |
0 |
0 |
0 |
T174 |
503 |
0 |
0 |
0 |
T175 |
489 |
0 |
0 |
0 |
T176 |
493 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
7374 |
0 |
0 |
T5 |
34049 |
50 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
51 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
54 |
0 |
0 |
T32 |
0 |
236 |
0 |
0 |
T33 |
0 |
96 |
0 |
0 |
T34 |
0 |
390 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
22 |
0 |
0 |
T65 |
0 |
66 |
0 |
0 |
T126 |
0 |
59 |
0 |
0 |
T149 |
0 |
255 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
62 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6111961 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
20851 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6114373 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
20889 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
70 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
65 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
62 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
62 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
7283 |
0 |
0 |
T5 |
34049 |
48 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
49 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
53 |
0 |
0 |
T32 |
0 |
235 |
0 |
0 |
T33 |
0 |
94 |
0 |
0 |
T34 |
0 |
388 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T64 |
0 |
21 |
0 |
0 |
T65 |
0 |
64 |
0 |
0 |
T126 |
0 |
57 |
0 |
0 |
T149 |
0 |
254 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
32 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T64 |
0 |
1 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T31,T32 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T31,T32 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T31,T32 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T34,T35 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T31,T32 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T31,T32 |
0 | 1 | Covered | T136 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T31,T32 |
0 | 1 | Covered | T5,T147,T104 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T31,T32 |
1 | - | Covered | T5,T147,T104 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T31,T32 |
DetectSt |
168 |
Covered |
T5,T31,T32 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T31,T32 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T31,T32 |
DebounceSt->IdleSt |
163 |
Covered |
T32,T69 |
DetectSt->IdleSt |
186 |
Covered |
T136 |
DetectSt->StableSt |
191 |
Covered |
T5,T31,T32 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T31,T32 |
StableSt->IdleSt |
206 |
Covered |
T5,T32,T71 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T31,T32 |
|
0 |
1 |
Covered |
T5,T31,T32 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T31,T32 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T31,T32 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T31,T32 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T32 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T31,T32 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T136 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T31,T32 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T147,T104 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T31,T32 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
72 |
0 |
0 |
T5 |
34049 |
6 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T157 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T177 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
1874 |
0 |
0 |
T5 |
34049 |
157 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T32 |
0 |
82 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
71 |
0 |
0 |
T104 |
0 |
72 |
0 |
0 |
T147 |
0 |
26 |
0 |
0 |
T157 |
0 |
59 |
0 |
0 |
T158 |
0 |
66 |
0 |
0 |
T159 |
0 |
69 |
0 |
0 |
T177 |
0 |
47 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133172 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21228 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
1 |
0 |
0 |
T136 |
898 |
1 |
0 |
0 |
T182 |
8813 |
0 |
0 |
0 |
T183 |
693 |
0 |
0 |
0 |
T184 |
954 |
0 |
0 |
0 |
T185 |
502 |
0 |
0 |
0 |
T186 |
21111 |
0 |
0 |
0 |
T187 |
572 |
0 |
0 |
0 |
T188 |
31381 |
0 |
0 |
0 |
T189 |
414 |
0 |
0 |
0 |
T190 |
25419 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
2491 |
0 |
0 |
T5 |
34049 |
134 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
39 |
0 |
0 |
T32 |
0 |
52 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
42 |
0 |
0 |
T104 |
0 |
41 |
0 |
0 |
T147 |
0 |
164 |
0 |
0 |
T157 |
0 |
42 |
0 |
0 |
T158 |
0 |
105 |
0 |
0 |
T159 |
0 |
39 |
0 |
0 |
T177 |
0 |
214 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
34 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6117072 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
20570 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6119497 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
20607 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
37 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
35 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
34 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
34 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T177 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
2435 |
0 |
0 |
T5 |
34049 |
129 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
37 |
0 |
0 |
T32 |
0 |
50 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
40 |
0 |
0 |
T104 |
0 |
40 |
0 |
0 |
T147 |
0 |
161 |
0 |
0 |
T157 |
0 |
41 |
0 |
0 |
T158 |
0 |
103 |
0 |
0 |
T159 |
0 |
38 |
0 |
0 |
T177 |
0 |
212 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6633 |
0 |
0 |
T1 |
15813 |
12 |
0 |
0 |
T2 |
20694 |
14 |
0 |
0 |
T3 |
20692 |
27 |
0 |
0 |
T4 |
422 |
3 |
0 |
0 |
T5 |
34049 |
55 |
0 |
0 |
T7 |
0 |
31 |
0 |
0 |
T8 |
0 |
7 |
0 |
0 |
T12 |
728 |
0 |
0 |
0 |
T13 |
404 |
0 |
0 |
0 |
T14 |
50329 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T16 |
435 |
4 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
25 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
11 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T93 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T125 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T161 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T191 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T8,T30 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T8,T30 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T8,T30,T20 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T30 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T8,T30 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T8,T30,T20 |
0 | 1 | Covered | T124 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T8,T30,T20 |
0 | 1 | Covered | T30,T20,T149 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T8,T30,T20 |
1 | - | Covered | T30,T20,T149 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T8,T30 |
DetectSt |
168 |
Covered |
T8,T30,T20 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T8,T30,T20 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T8,T30,T20 |
DebounceSt->IdleSt |
163 |
Covered |
T5,T161,T133 |
DetectSt->IdleSt |
186 |
Covered |
T124 |
DetectSt->StableSt |
191 |
Covered |
T8,T30,T20 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T8,T30 |
StableSt->IdleSt |
206 |
Covered |
T8,T30,T20 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T8,T30 |
|
0 |
1 |
Covered |
T5,T8,T30 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T30,T20 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T8,T30 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T8,T30,T20 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T5,T161,T133 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T8,T30 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T124 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T8,T30,T20 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T30,T20,T149 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T8,T30,T20 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
143 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T77 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T149 |
0 |
4 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
51204 |
0 |
0 |
T5 |
34049 |
29 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
31 |
0 |
0 |
T20 |
0 |
187 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
134 |
0 |
0 |
T32 |
0 |
59 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T55 |
0 |
35 |
0 |
0 |
T77 |
0 |
46 |
0 |
0 |
T127 |
0 |
59 |
0 |
0 |
T149 |
0 |
156 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133101 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21233 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
1 |
0 |
0 |
T124 |
50155 |
1 |
0 |
0 |
T192 |
526 |
0 |
0 |
0 |
T193 |
17073 |
0 |
0 |
0 |
T194 |
422 |
0 |
0 |
0 |
T195 |
12277 |
0 |
0 |
0 |
T196 |
53339 |
0 |
0 |
0 |
T197 |
571 |
0 |
0 |
0 |
T198 |
12895 |
0 |
0 |
0 |
T199 |
434 |
0 |
0 |
0 |
T200 |
890 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
96172 |
0 |
0 |
T8 |
2078 |
266 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
314 |
0 |
0 |
T30 |
0 |
319 |
0 |
0 |
T32 |
0 |
549 |
0 |
0 |
T33 |
0 |
96 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
133 |
0 |
0 |
T71 |
0 |
386 |
0 |
0 |
T77 |
0 |
42 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
55 |
0 |
0 |
T149 |
0 |
156 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
67 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
5918820 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21126 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
5921233 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21164 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
75 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
68 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
67 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
67 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
96074 |
0 |
0 |
T8 |
2078 |
264 |
0 |
0 |
T9 |
520 |
0 |
0 |
0 |
T10 |
10150 |
0 |
0 |
0 |
T11 |
15424 |
0 |
0 |
0 |
T20 |
0 |
310 |
0 |
0 |
T30 |
0 |
316 |
0 |
0 |
T32 |
0 |
547 |
0 |
0 |
T33 |
0 |
94 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T48 |
514 |
0 |
0 |
0 |
T49 |
521 |
0 |
0 |
0 |
T55 |
0 |
131 |
0 |
0 |
T71 |
0 |
379 |
0 |
0 |
T77 |
0 |
40 |
0 |
0 |
T101 |
8401 |
0 |
0 |
0 |
T127 |
0 |
54 |
0 |
0 |
T149 |
0 |
153 |
0 |
0 |
T151 |
404 |
0 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
35 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T29 |
25007 |
0 |
0 |
0 |
T30 |
1066 |
1 |
0 |
0 |
T34 |
985 |
0 |
0 |
0 |
T35 |
771 |
0 |
0 |
0 |
T37 |
5466 |
0 |
0 |
0 |
T38 |
11428 |
0 |
0 |
0 |
T39 |
21720 |
0 |
0 |
0 |
T64 |
600 |
0 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T131 |
402 |
0 |
0 |
0 |
T132 |
785 |
0 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T152 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T161 |
0 |
3 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T30,T20 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T30,T20 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T30,T20 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T30,T20 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T20 |
0 | 1 | Covered | T158 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T30,T20 |
0 | 1 | Covered | T30,T71,T104 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T30,T20 |
1 | - | Covered | T30,T71,T104 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T30,T20 |
DetectSt |
168 |
Covered |
T5,T30,T20 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T30,T20 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T30,T20 |
DebounceSt->IdleSt |
163 |
Covered |
T179,T69 |
DetectSt->IdleSt |
186 |
Covered |
T158 |
DetectSt->StableSt |
191 |
Covered |
T5,T30,T20 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T30,T20 |
StableSt->IdleSt |
206 |
Covered |
T5,T30,T20 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T30,T20 |
|
0 |
1 |
Covered |
T5,T30,T20 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T30,T20 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T30,T20 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T30,T20 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T179 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T30,T20 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T158 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T30,T20 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T30,T71,T104 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T30,T20 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
80 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
6 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T129 |
0 |
2 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
4 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
8879 |
0 |
0 |
T5 |
34049 |
64 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
58 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
136 |
0 |
0 |
T104 |
0 |
61 |
0 |
0 |
T129 |
0 |
69 |
0 |
0 |
T158 |
0 |
66 |
0 |
0 |
T159 |
0 |
69 |
0 |
0 |
T160 |
0 |
146 |
0 |
0 |
T167 |
0 |
84 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133164 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21232 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
1 |
0 |
0 |
T79 |
670 |
0 |
0 |
0 |
T88 |
6090 |
0 |
0 |
0 |
T89 |
23112 |
0 |
0 |
0 |
T157 |
18693 |
0 |
0 |
0 |
T158 |
12926 |
1 |
0 |
0 |
T166 |
4241 |
0 |
0 |
0 |
T201 |
494 |
0 |
0 |
0 |
T202 |
427 |
0 |
0 |
0 |
T203 |
427 |
0 |
0 |
0 |
T204 |
940 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
2475 |
0 |
0 |
T5 |
34049 |
50 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
81 |
0 |
0 |
T104 |
0 |
49 |
0 |
0 |
T129 |
0 |
108 |
0 |
0 |
T159 |
0 |
110 |
0 |
0 |
T160 |
0 |
203 |
0 |
0 |
T167 |
0 |
46 |
0 |
0 |
T170 |
0 |
66 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
38 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6096089 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
20678 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6098502 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
20716 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
41 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
39 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T158 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
38 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
38 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T129 |
0 |
1 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
2417 |
0 |
0 |
T5 |
34049 |
48 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
43 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
77 |
0 |
0 |
T104 |
0 |
48 |
0 |
0 |
T129 |
0 |
106 |
0 |
0 |
T159 |
0 |
109 |
0 |
0 |
T160 |
0 |
200 |
0 |
0 |
T167 |
0 |
45 |
0 |
0 |
T170 |
0 |
64 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6604 |
0 |
0 |
T1 |
15813 |
11 |
0 |
0 |
T2 |
20694 |
14 |
0 |
0 |
T3 |
20692 |
27 |
0 |
0 |
T4 |
422 |
2 |
0 |
0 |
T5 |
34049 |
60 |
0 |
0 |
T7 |
0 |
26 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
728 |
0 |
0 |
0 |
T13 |
404 |
0 |
0 |
0 |
T14 |
50329 |
0 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T16 |
435 |
2 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
30 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
17 |
0 |
0 |
T29 |
25007 |
0 |
0 |
0 |
T30 |
1066 |
1 |
0 |
0 |
T34 |
985 |
0 |
0 |
0 |
T35 |
771 |
0 |
0 |
0 |
T37 |
5466 |
0 |
0 |
0 |
T38 |
11428 |
0 |
0 |
0 |
T39 |
21720 |
0 |
0 |
0 |
T64 |
600 |
0 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T131 |
402 |
0 |
0 |
0 |
T132 |
785 |
0 |
0 |
0 |
T159 |
0 |
1 |
0 |
0 |
T160 |
0 |
1 |
0 |
0 |
T161 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
60 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
1 |
1 |
187 |
1 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Total | Covered | Percent |
Conditions | 21 | 20 | 95.24 |
Logical | 21 | 20 | 95.24 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T9,T35 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T9,T35 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T9,T35 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T9,T35 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T9,T35 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T9,T35 |
0 | 1 | Covered | T5,T206 |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T9,T35 |
0 | 1 | Covered | T5,T35,T20 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T9,T35 |
1 | - | Covered | T5,T35,T20 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T9,T35 |
DetectSt |
168 |
Covered |
T5,T9,T35 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T9,T35 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T9,T35 |
DebounceSt->IdleSt |
163 |
Covered |
T32,T71,T157 |
DetectSt->IdleSt |
186 |
Covered |
T5,T206 |
DetectSt->StableSt |
191 |
Covered |
T5,T9,T35 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T9,T35 |
StableSt->IdleSt |
206 |
Covered |
T5,T35,T20 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
10 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T9,T35 |
|
0 |
1 |
Covered |
T5,T9,T35 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T9,T35 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T9,T35 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T9,T35 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T32,T71,T157 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T9,T35 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T5,T206 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T9,T35 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T5,T35,T20 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T9,T35 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
159 |
0 |
0 |
T5 |
34049 |
6 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
2 |
0 |
0 |
T127 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
11112 |
0 |
0 |
T5 |
34049 |
157 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
34 |
0 |
0 |
T20 |
0 |
160 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
62 |
0 |
0 |
T32 |
0 |
123 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
T35 |
0 |
126 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
15 |
0 |
0 |
T127 |
0 |
59 |
0 |
0 |
T149 |
0 |
78 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133085 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21228 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
2 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
7481 |
0 |
0 |
T5 |
34049 |
214 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
41 |
0 |
0 |
T20 |
0 |
197 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
55 |
0 |
0 |
T32 |
0 |
127 |
0 |
0 |
T33 |
0 |
95 |
0 |
0 |
T35 |
0 |
55 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
59 |
0 |
0 |
T127 |
0 |
255 |
0 |
0 |
T149 |
0 |
176 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
74 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6097267 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
20570 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6099675 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
20607 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
84 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
76 |
0 |
0 |
T5 |
34049 |
3 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
74 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
74 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
1 |
0 |
0 |
T127 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
7372 |
0 |
0 |
T5 |
34049 |
211 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T9 |
0 |
39 |
0 |
0 |
T20 |
0 |
194 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
54 |
0 |
0 |
T32 |
0 |
124 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
T35 |
0 |
52 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T126 |
0 |
57 |
0 |
0 |
T127 |
0 |
253 |
0 |
0 |
T149 |
0 |
175 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
38 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T128 |
0 |
1 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 44 | 95.65 |
CONT_ASSIGN | 58 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 30 | 93.75 |
ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
58 |
1 |
1 |
69 |
1 |
1 |
70 |
1 |
1 |
72 |
1 |
1 |
76 |
1 |
1 |
92 |
1 |
1 |
99 |
1 |
1 |
101 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
107 |
1 |
1 |
125 |
1 |
1 |
128 |
1 |
1 |
129 |
1 |
1 |
132 |
1 |
1 |
133 |
1 |
1 |
138 |
1 |
1 |
140 |
1 |
1 |
147 |
1 |
1 |
148 |
1 |
1 |
149 |
1 |
1 |
|
|
|
MISSING_ELSE |
160 |
1 |
1 |
162 |
1 |
1 |
163 |
1 |
1 |
164 |
1 |
1 |
165 |
1 |
1 |
166 |
1 |
1 |
167 |
1 |
1 |
168 |
1 |
1 |
170 |
1 |
1 |
|
|
|
MISSING_ELSE |
181 |
1 |
1 |
182 |
1 |
1 |
185 |
1 |
1 |
186 |
0 |
1 |
187 |
0 |
1 |
190 |
1 |
1 |
191 |
1 |
1 |
192 |
1 |
1 |
193 |
1 |
1 |
194 |
1 |
1 |
|
|
|
==> MISSING_ELSE |
205 |
1 |
1 |
206 |
1 |
1 |
209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
219 |
1 |
1 |
220 |
1 |
1 |
222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Total | Covered | Percent |
Conditions | 21 | 19 | 90.48 |
Logical | 21 | 19 | 90.48 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 58
EXPRESSION (trigger_i == 1'b0)
---------1---------
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T1,T4,T2 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T2 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T1,T4,T2 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T8,T30 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | T1,T4,T2 |
VC_COV_UNR |
1 | Covered | T5,T8,T30 |
LINE 99
EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T1,T4,T2 |
1 | Covered | T5,T8,T30 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T30 |
1 | 0 | Covered | T1,T4,T2 |
1 | 1 | Covered | T5,T8,T30 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T8,T30 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T8,T30 |
0 | 1 | Covered | T30,T35,T104 |
1 | 0 | Covered | T50 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T5,T8,T30 |
1 | - | Covered | T30,T35,T104 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
5 |
83.33 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T5,T8,T30 |
DetectSt |
168 |
Covered |
T5,T8,T30 |
IdleSt |
163 |
Covered |
T1,T4,T2 |
StableSt |
191 |
Covered |
T5,T8,T30 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T5,T8,T30 |
DebounceSt->IdleSt |
163 |
Covered |
T104,T69 |
DetectSt->IdleSt |
186 |
Not Covered |
|
DetectSt->StableSt |
191 |
Covered |
T5,T8,T30 |
IdleSt->DebounceSt |
148 |
Covered |
T5,T8,T30 |
StableSt->IdleSt |
206 |
Covered |
T5,T8,T30 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
19 |
95.00 |
TERNARY |
92 |
2 |
2 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
10 |
9 |
90.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
-1- | -2- | Status | Tests | Exclude Annotation |
1 |
- |
Covered |
T5,T8,T30 |
|
0 |
1 |
Covered |
T5,T8,T30 |
|
0 |
0 |
Excluded |
T1,T4,T2 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T30 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T5,T8,T30 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T4,T2 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T5,T8,T30 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T104 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T5,T8,T30 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Not Covered |
|
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T5,T8,T30 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Excluded |
|
VC_COV_UNR |
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T30,T35,T104 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T5,T8,T30 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T2 |
0 |
Covered |
T1,T4,T2 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
88 |
0 |
0 |
T5 |
34049 |
2 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
2 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T71 |
0 |
2 |
0 |
0 |
T147 |
0 |
4 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
8886 |
0 |
0 |
T5 |
34049 |
57 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
31 |
0 |
0 |
T20 |
0 |
49 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
67 |
0 |
0 |
T32 |
0 |
59 |
0 |
0 |
T35 |
0 |
63 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
16 |
0 |
0 |
T71 |
0 |
28 |
0 |
0 |
T147 |
0 |
35 |
0 |
0 |
T149 |
0 |
78 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6133156 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
21232 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
0 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
3448 |
0 |
0 |
T5 |
34049 |
107 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
146 |
0 |
0 |
T20 |
0 |
45 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
236 |
0 |
0 |
T32 |
0 |
342 |
0 |
0 |
T35 |
0 |
116 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
44 |
0 |
0 |
T71 |
0 |
44 |
0 |
0 |
T147 |
0 |
81 |
0 |
0 |
T149 |
0 |
37 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
43 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6099686 |
0 |
0 |
T1 |
15813 |
15404 |
0 |
0 |
T2 |
20694 |
20279 |
0 |
0 |
T3 |
20692 |
20277 |
0 |
0 |
T4 |
422 |
21 |
0 |
0 |
T5 |
34049 |
20851 |
0 |
0 |
T12 |
728 |
327 |
0 |
0 |
T13 |
404 |
3 |
0 |
0 |
T14 |
50329 |
49928 |
0 |
0 |
T15 |
402 |
1 |
0 |
0 |
T16 |
435 |
34 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6102106 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
20889 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
45 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
43 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
43 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
43 |
0 |
0 |
T5 |
34049 |
1 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
3379 |
0 |
0 |
T5 |
34049 |
105 |
0 |
0 |
T6 |
874 |
0 |
0 |
0 |
T7 |
17686 |
0 |
0 |
0 |
T8 |
2078 |
144 |
0 |
0 |
T20 |
0 |
43 |
0 |
0 |
T24 |
503 |
0 |
0 |
0 |
T25 |
13358 |
0 |
0 |
0 |
T30 |
0 |
235 |
0 |
0 |
T32 |
0 |
340 |
0 |
0 |
T35 |
0 |
115 |
0 |
0 |
T36 |
738 |
0 |
0 |
0 |
T45 |
402 |
0 |
0 |
0 |
T46 |
522 |
0 |
0 |
0 |
T47 |
427 |
0 |
0 |
0 |
T65 |
0 |
42 |
0 |
0 |
T71 |
0 |
42 |
0 |
0 |
T147 |
0 |
77 |
0 |
0 |
T149 |
0 |
35 |
0 |
0 |
gen_edge_to_low_event_sva.EdgeToLowEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
7242 |
0 |
0 |
T1 |
15813 |
16 |
0 |
0 |
T2 |
20694 |
15 |
0 |
0 |
T3 |
20692 |
23 |
0 |
0 |
T4 |
422 |
2 |
0 |
0 |
T5 |
34049 |
72 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T12 |
728 |
3 |
0 |
0 |
T13 |
404 |
0 |
0 |
0 |
T14 |
50329 |
3 |
0 |
0 |
T15 |
402 |
0 |
0 |
0 |
T16 |
435 |
4 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
gen_low_level_sva.LowLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
6135718 |
0 |
0 |
T1 |
15813 |
15409 |
0 |
0 |
T2 |
20694 |
20287 |
0 |
0 |
T3 |
20692 |
20285 |
0 |
0 |
T4 |
422 |
22 |
0 |
0 |
T5 |
34049 |
21273 |
0 |
0 |
T12 |
728 |
328 |
0 |
0 |
T13 |
404 |
4 |
0 |
0 |
T14 |
50329 |
49929 |
0 |
0 |
T15 |
402 |
2 |
0 |
0 |
T16 |
435 |
35 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
6837408 |
16 |
0 |
0 |
T29 |
25007 |
0 |
0 |
0 |
T30 |
1066 |
1 |
0 |
0 |
T34 |
985 |
0 |
0 |
0 |
T35 |
771 |
1 |
0 |
0 |
T37 |
5466 |
0 |
0 |
0 |
T38 |
11428 |
0 |
0 |
0 |
T39 |
21720 |
0 |
0 |
0 |
T64 |
600 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T124 |
0 |
1 |
0 |
0 |
T131 |
402 |
0 |
0 |
0 |
T132 |
785 |
0 |
0 |
0 |
T135 |
0 |
1 |
0 |
0 |
T136 |
0 |
2 |
0 |
0 |
T170 |
0 |
1 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T208 |
0 |
1 |
0 |
0 |