dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.10 100.00 90.48 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.69 95.65 85.71 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T6,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T6,T2
11CoveredT1,T6,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T3,T4

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT1,T3,T4

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T3,T4

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT6,T2,T13
11CoveredT1,T3,T4

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T3,T4
01CoveredT82,T83,T189
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T3,T4
01CoveredT4,T38,T82
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T3,T4
1-CoveredT4,T38,T82

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T3,T4
DetectSt 168 Covered T1,T3,T4
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T1,T3,T4


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T3,T4
DebounceSt->IdleSt 163 Covered T3,T37,T74
DetectSt->IdleSt 186 Covered T82,T83,T189
DetectSt->StableSt 191 Covered T1,T3,T4
IdleSt->DebounceSt 148 Covered T1,T3,T4
StableSt->IdleSt 206 Covered T4,T33,T44



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T3,T4
0 1 Covered T1,T3,T4
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T3,T4
IdleSt 0 - - - - - - Covered T1,T6,T2
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T1,T3,T4
DebounceSt - 0 1 0 - - - Covered T3,T37,T150
DebounceSt - 0 0 - - - - Covered T1,T3,T4
DetectSt - - - - 1 - - Covered T82,T83,T189
DetectSt - - - - 0 1 - Covered T1,T3,T4
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T4,T38,T82
StableSt - - - - - - 0 Covered T1,T3,T4
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 129 0 0
CntIncr_A 8272513 4179 0 0
CntNoWrap_A 8272513 7603025 0 0
DetectStDropOut_A 8272513 3 0 0
DetectedOut_A 8272513 5104 0 0
DetectedPulseOut_A 8272513 56 0 0
DisabledIdleSt_A 8272513 7583917 0 0
DisabledNoDetection_A 8272513 7586157 0 0
EnterDebounceSt_A 8272513 70 0 0
EnterDetectSt_A 8272513 59 0 0
EnterStableSt_A 8272513 56 0 0
PulseIsPulse_A 8272513 56 0 0
StayInStableSt 8272513 5021 0 0
gen_high_level_sva.HighLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 29 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 129 0 0
T1 1033 2 0 0
T2 14513 0 0 0
T3 958 3 0 0
T4 930 2 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 2 0 0
T37 0 5 0 0
T38 0 4 0 0
T44 0 2 0 0
T82 0 4 0 0
T83 0 2 0 0
T104 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 4179 0 0
T1 1033 77 0 0
T2 14513 0 0 0
T3 958 194 0 0
T4 930 81 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 25 0 0
T37 0 250 0 0
T38 0 70 0 0
T44 0 99 0 0
T82 0 180 0 0
T83 0 53 0 0
T104 0 59 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603025 0 0
T1 1033 630 0 0
T2 14513 14104 0 0
T3 958 554 0 0
T4 930 527 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 3 0 0
T80 1487 0 0 0
T82 1124 1 0 0
T83 0 1 0 0
T87 704 0 0 0
T94 18267 0 0 0
T123 6171 0 0 0
T160 130474 0 0 0
T175 412 0 0 0
T176 18054 0 0 0
T177 423 0 0 0
T178 9778 0 0 0
T189 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 5104 0 0
T1 1033 123 0 0
T2 14513 0 0 0
T3 958 41 0 0
T4 930 70 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 75 0 0
T37 0 244 0 0
T38 0 70 0 0
T44 0 96 0 0
T82 0 134 0 0
T104 0 128 0 0
T149 0 327 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56 0 0
T1 1033 1 0 0
T2 14513 0 0 0
T3 958 1 0 0
T4 930 1 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 1 0 0
T37 0 2 0 0
T38 0 2 0 0
T44 0 1 0 0
T82 0 1 0 0
T104 0 1 0 0
T149 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7583917 0 0
T1 1033 4 0 0
T2 14513 14104 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7586157 0 0
T1 1033 4 0 0
T2 14513 14109 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 70 0 0
T1 1033 1 0 0
T2 14513 0 0 0
T3 958 2 0 0
T4 930 1 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 1 0 0
T37 0 3 0 0
T38 0 2 0 0
T44 0 1 0 0
T82 0 2 0 0
T83 0 1 0 0
T104 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 59 0 0
T1 1033 1 0 0
T2 14513 0 0 0
T3 958 1 0 0
T4 930 1 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 1 0 0
T37 0 2 0 0
T38 0 2 0 0
T44 0 1 0 0
T82 0 2 0 0
T83 0 1 0 0
T104 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56 0 0
T1 1033 1 0 0
T2 14513 0 0 0
T3 958 1 0 0
T4 930 1 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 1 0 0
T37 0 2 0 0
T38 0 2 0 0
T44 0 1 0 0
T82 0 1 0 0
T104 0 1 0 0
T149 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56 0 0
T1 1033 1 0 0
T2 14513 0 0 0
T3 958 1 0 0
T4 930 1 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 1 0 0
T37 0 2 0 0
T38 0 2 0 0
T44 0 1 0 0
T82 0 1 0 0
T104 0 1 0 0
T149 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 5021 0 0
T1 1033 121 0 0
T2 14513 0 0 0
T3 958 39 0 0
T4 930 69 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T33 0 73 0 0
T37 0 240 0 0
T38 0 67 0 0
T44 0 94 0 0
T82 0 133 0 0
T104 0 127 0 0
T149 0 326 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 29 0 0
T4 930 1 0 0
T8 492 0 0 0
T9 18685 0 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T47 403 0 0 0
T48 419 0 0 0
T82 0 1 0 0
T104 0 1 0 0
T147 0 3 0 0
T149 0 1 0 0
T154 0 1 0 0
T165 0 1 0 0
T167 0 1 0 0
T190 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T6,T2
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T6,T2
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T4,T38

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT3,T4,T38

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T4,T38

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T4,T12
10CoveredT6,T2,T13
11CoveredT3,T4,T38

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T4,T38
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T4,T38
01CoveredT3,T38,T119
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T4,T38
1-CoveredT3,T38,T119

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T4,T38
DetectSt 168 Covered T3,T4,T38
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T3,T4,T38


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T4,T38
DebounceSt->IdleSt 163 Covered T74,T75,T191
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T3,T4,T38
IdleSt->DebounceSt 148 Covered T3,T4,T38
StableSt->IdleSt 206 Covered T3,T38,T21



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T4,T38
0 1 Covered T3,T4,T38
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T4,T38
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T4,T38
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T3,T4,T38
DebounceSt - 0 1 0 - - - Covered T191,T179
DebounceSt - 0 0 - - - - Covered T3,T4,T38
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T3,T4,T38
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T38,T119
StableSt - - - - - - 0 Covered T3,T4,T38
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 79 0 0
CntIncr_A 8272513 34198 0 0
CntNoWrap_A 8272513 7603075 0 0
DetectStDropOut_A 8272513 0 0 0
DetectedOut_A 8272513 4034 0 0
DetectedPulseOut_A 8272513 37 0 0
DisabledIdleSt_A 8272513 7395251 0 0
DisabledNoDetection_A 8272513 7397495 0 0
EnterDebounceSt_A 8272513 42 0 0
EnterDetectSt_A 8272513 37 0 0
EnterStableSt_A 8272513 37 0 0
PulseIsPulse_A 8272513 37 0 0
StayInStableSt 8272513 3974 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8272513 6293 0 0
gen_low_level_sva.LowLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 79 0 0
T3 958 2 0 0
T4 930 2 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 2 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 2 0 0
T83 0 2 0 0
T102 0 4 0 0
T104 0 2 0 0
T119 0 2 0 0
T160 0 2 0 0
T180 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 34198 0 0
T3 958 97 0 0
T4 930 81 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 55 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 35 0 0
T83 0 53 0 0
T102 0 140 0 0
T104 0 59 0 0
T119 0 62 0 0
T160 0 19783 0 0
T180 0 48 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603075 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 555 0 0
T4 930 527 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 4034 0 0
T3 958 215 0 0
T4 930 40 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 50 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 109 0 0
T83 0 44 0 0
T102 0 81 0 0
T104 0 42 0 0
T119 0 213 0 0
T160 0 689 0 0
T180 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T83 0 1 0 0
T102 0 2 0 0
T104 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T180 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7395251 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7397495 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 42 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T83 0 1 0 0
T102 0 2 0 0
T104 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T180 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T83 0 1 0 0
T102 0 2 0 0
T104 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T180 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T83 0 1 0 0
T102 0 2 0 0
T104 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T180 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T83 0 1 0 0
T102 0 2 0 0
T104 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T180 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 3974 0 0
T3 958 214 0 0
T4 930 38 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 48 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 108 0 0
T83 0 42 0 0
T102 0 78 0 0
T104 0 40 0 0
T119 0 212 0 0
T160 0 688 0 0
T180 0 40 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 6293 0 0
T2 14513 10 0 0
T3 958 1 0 0
T4 930 1 0 0
T6 523 5 0 0
T7 16409 24 0 0
T13 4971 22 0 0
T14 507 5 0 0
T15 408 0 0 0
T22 496 8 0 0
T23 0 18 0 0
T29 469 1 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 14 0 0
T3 958 1 0 0
T4 930 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T38 0 1 0 0
T102 0 1 0 0
T119 0 1 0 0
T150 0 1 0 0
T154 0 1 0 0
T160 0 1 0 0
T162 0 1 0 0
T172 0 1 0 0
T181 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T6,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T6,T2
11CoveredT1,T6,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT4,T8,T12

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT4,T8,T12

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT4,T8,T12

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT4,T8,T12
10CoveredT1,T6,T2
11CoveredT4,T8,T12

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT4,T8,T12
01CoveredT83
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT4,T8,T12
01CoveredT4,T33,T35
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT4,T8,T12
1-CoveredT4,T33,T35

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T4,T8,T12
DetectSt 168 Covered T4,T8,T12
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T4,T8,T12


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T4,T8,T12
DebounceSt->IdleSt 163 Covered T39,T37,T74
DetectSt->IdleSt 186 Covered T83
DetectSt->StableSt 191 Covered T4,T8,T12
IdleSt->DebounceSt 148 Covered T4,T8,T12
StableSt->IdleSt 206 Covered T4,T33,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T4,T8,T12
0 1 Covered T4,T8,T12
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T4,T8,T12
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T4,T8,T12
IdleSt 0 - - - - - - Covered T1,T6,T2
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T4,T8,T12
DebounceSt - 0 1 0 - - - Covered T39,T37,T165
DebounceSt - 0 0 - - - - Covered T4,T8,T12
DetectSt - - - - 1 - - Covered T83
DetectSt - - - - 0 1 - Covered T4,T8,T12
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T4,T33,T35
StableSt - - - - - - 0 Covered T4,T8,T12
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 140 0 0
CntIncr_A 8272513 28762 0 0
CntNoWrap_A 8272513 7603014 0 0
DetectStDropOut_A 8272513 1 0 0
DetectedOut_A 8272513 5371 0 0
DetectedPulseOut_A 8272513 64 0 0
DisabledIdleSt_A 8272513 7523910 0 0
DisabledNoDetection_A 8272513 7526148 0 0
EnterDebounceSt_A 8272513 75 0 0
EnterDetectSt_A 8272513 65 0 0
EnterStableSt_A 8272513 64 0 0
PulseIsPulse_A 8272513 64 0 0
StayInStableSt 8272513 5280 0 0
gen_high_level_sva.HighLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 37 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 140 0 0
T4 930 4 0 0
T8 492 2 0 0
T9 18685 0 0 0
T12 0 2 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 8 0 0
T35 0 2 0 0
T37 0 7 0 0
T39 0 1 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 2 0 0
T155 0 4 0 0
T166 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 28762 0 0
T4 930 162 0 0
T8 492 32 0 0
T9 18685 0 0 0
T12 0 79 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 236 0 0
T35 0 46 0 0
T37 0 285 0 0
T39 0 85 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 34 0 0
T155 0 136 0 0
T166 0 65 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603014 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 557 0 0
T4 930 525 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 1 0 0
T77 50447 0 0 0
T83 4056 1 0 0
T102 4054 0 0 0
T103 729 0 0 0
T104 748 0 0 0
T105 521 0 0 0
T106 65191 0 0 0
T107 1203 0 0 0
T108 422 0 0 0
T169 17161 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 5371 0 0
T4 930 111 0 0
T8 492 51 0 0
T9 18685 0 0 0
T12 0 193 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 306 0 0
T35 0 44 0 0
T37 0 494 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 22 0 0
T155 0 59 0 0
T156 0 341 0 0
T166 0 1 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 64 0 0
T4 930 2 0 0
T8 492 1 0 0
T9 18685 0 0 0
T12 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 4 0 0
T35 0 1 0 0
T37 0 3 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T155 0 2 0 0
T156 0 1 0 0
T166 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7523910 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 557 0 0
T4 930 4 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7526148 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 4 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 75 0 0
T4 930 2 0 0
T8 492 1 0 0
T9 18685 0 0 0
T12 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 4 0 0
T35 0 1 0 0
T37 0 4 0 0
T39 0 1 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T155 0 2 0 0
T166 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 65 0 0
T4 930 2 0 0
T8 492 1 0 0
T9 18685 0 0 0
T12 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 4 0 0
T35 0 1 0 0
T37 0 3 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T155 0 2 0 0
T156 0 1 0 0
T166 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 64 0 0
T4 930 2 0 0
T8 492 1 0 0
T9 18685 0 0 0
T12 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 4 0 0
T35 0 1 0 0
T37 0 3 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T155 0 2 0 0
T156 0 1 0 0
T166 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 64 0 0
T4 930 2 0 0
T8 492 1 0 0
T9 18685 0 0 0
T12 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 4 0 0
T35 0 1 0 0
T37 0 3 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T155 0 2 0 0
T156 0 1 0 0
T166 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 5280 0 0
T4 930 109 0 0
T8 492 49 0 0
T9 18685 0 0 0
T12 0 191 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 301 0 0
T35 0 43 0 0
T37 0 489 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 21 0 0
T155 0 57 0 0
T156 0 339 0 0
T192 0 157 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T4 930 2 0 0
T8 492 0 0 0
T9 18685 0 0 0
T22 496 0 0 0
T23 1385 0 0 0
T24 496 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 3 0 0
T35 0 1 0 0
T37 0 1 0 0
T47 403 0 0 0
T48 419 0 0 0
T84 0 1 0 0
T150 0 1 0 0
T155 0 2 0 0
T165 0 1 0 0
T166 0 1 0 0
T172 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T6,T2
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T6,T2
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T36,T37

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT1,T36,T37

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T36,T37

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T12,T21
10CoveredT6,T2,T3
11CoveredT1,T36,T37

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T36,T37
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T36,T37
01CoveredT1,T36,T37
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T36,T37
1-CoveredT1,T36,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T36,T37
DetectSt 168 Covered T1,T36,T37
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T1,T36,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T36,T37
DebounceSt->IdleSt 163 Covered T74,T174,T75
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T36,T37
IdleSt->DebounceSt 148 Covered T1,T36,T37
StableSt->IdleSt 206 Covered T1,T36,T37



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T1,T36,T37
0 1 Covered T1,T36,T37
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T1,T36,T37
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T36,T37
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T1,T36,T37
DebounceSt - 0 1 0 - - - Covered T174,T193
DebounceSt - 0 0 - - - - Covered T1,T36,T37
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T36,T37
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T36,T37
StableSt - - - - - - 0 Covered T1,T36,T37
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 74 0 0
CntIncr_A 8272513 2305 0 0
CntNoWrap_A 8272513 7603080 0 0
DetectStDropOut_A 8272513 0 0 0
DetectedOut_A 8272513 2366 0 0
DetectedPulseOut_A 8272513 35 0 0
DisabledIdleSt_A 8272513 7530478 0 0
DisabledNoDetection_A 8272513 7532723 0 0
EnterDebounceSt_A 8272513 39 0 0
EnterDetectSt_A 8272513 35 0 0
EnterStableSt_A 8272513 35 0 0
PulseIsPulse_A 8272513 35 0 0
StayInStableSt 8272513 2313 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8272513 6239 0 0
gen_low_level_sva.LowLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 17 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 74 0 0
T1 1033 6 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 4 0 0
T37 0 4 0 0
T74 0 1 0 0
T82 0 4 0 0
T83 0 2 0 0
T149 0 2 0 0
T165 0 4 0 0
T166 0 2 0 0
T180 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 2305 0 0
T1 1033 231 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 122 0 0
T37 0 158 0 0
T74 0 21 0 0
T82 0 180 0 0
T83 0 53 0 0
T149 0 78 0 0
T165 0 116 0 0
T166 0 65 0 0
T180 0 48 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603080 0 0
T1 1033 626 0 0
T2 14513 14104 0 0
T3 958 557 0 0
T4 930 529 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 2366 0 0
T1 1033 126 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 90 0 0
T37 0 264 0 0
T82 0 89 0 0
T83 0 43 0 0
T149 0 242 0 0
T165 0 209 0 0
T166 0 40 0 0
T180 0 42 0 0
T194 0 39 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 35 0 0
T1 1033 3 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 2 0 0
T37 0 2 0 0
T82 0 2 0 0
T83 0 1 0 0
T149 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T180 0 1 0 0
T194 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7530478 0 0
T1 1033 4 0 0
T2 14513 14104 0 0
T3 958 557 0 0
T4 930 529 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7532723 0 0
T1 1033 4 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 39 0 0
T1 1033 3 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 2 0 0
T37 0 2 0 0
T74 0 1 0 0
T82 0 2 0 0
T83 0 1 0 0
T149 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T180 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 35 0 0
T1 1033 3 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 2 0 0
T37 0 2 0 0
T82 0 2 0 0
T83 0 1 0 0
T149 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T180 0 1 0 0
T194 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 35 0 0
T1 1033 3 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 2 0 0
T37 0 2 0 0
T82 0 2 0 0
T83 0 1 0 0
T149 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T180 0 1 0 0
T194 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 35 0 0
T1 1033 3 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 2 0 0
T37 0 2 0 0
T82 0 2 0 0
T83 0 1 0 0
T149 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T180 0 1 0 0
T194 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 2313 0 0
T1 1033 122 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 87 0 0
T37 0 261 0 0
T82 0 86 0 0
T83 0 41 0 0
T149 0 241 0 0
T165 0 206 0 0
T166 0 38 0 0
T180 0 40 0 0
T194 0 37 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 6239 0 0
T1 1033 3 0 0
T2 14513 11 0 0
T3 958 1 0 0
T4 930 2 0 0
T5 735 0 0 0
T6 523 4 0 0
T7 16409 34 0 0
T13 4971 21 0 0
T14 507 3 0 0
T15 408 0 0 0
T22 0 5 0 0
T29 0 1 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 17 0 0
T1 1033 2 0 0
T2 14513 0 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 0 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T36 0 1 0 0
T37 0 1 0 0
T82 0 1 0 0
T149 0 1 0 0
T154 0 1 0 0
T163 0 1 0 0
T165 0 1 0 0
T190 0 1 0 0
T195 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT1,T6,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T5,T6
10CoveredT1,T6,T2
11CoveredT1,T6,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T4,T33

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT3,T4,T33

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT3,T4,T33

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T4,T33
10CoveredT1,T6,T2
11CoveredT3,T4,T33

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T4,T33
01CoveredT34,T196,T189
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T4,T33
01CoveredT33,T170,T160
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T4,T33
1-CoveredT33,T170,T160

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T4,T33
DetectSt 168 Covered T3,T4,T33
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T3,T4,T33


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T4,T33
DebounceSt->IdleSt 163 Covered T74,T154,T162
DetectSt->IdleSt 186 Covered T34,T196,T189
DetectSt->StableSt 191 Covered T3,T4,T33
IdleSt->DebounceSt 148 Covered T3,T4,T33
StableSt->IdleSt 206 Covered T33,T39,T21



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T3,T4,T33
0 1 Covered T3,T4,T33
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T3,T4,T33
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T4,T33
IdleSt 0 - - - - - - Covered T1,T6,T2
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T3,T4,T33
DebounceSt - 0 1 0 - - - Covered T154,T162,T197
DebounceSt - 0 0 - - - - Covered T3,T4,T33
DetectSt - - - - 1 - - Covered T34,T196,T189
DetectSt - - - - 0 1 - Covered T3,T4,T33
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T33,T170,T160
StableSt - - - - - - 0 Covered T3,T4,T33
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 117 0 0
CntIncr_A 8272513 64497 0 0
CntNoWrap_A 8272513 7603037 0 0
DetectStDropOut_A 8272513 4 0 0
DetectedOut_A 8272513 56176 0 0
DetectedPulseOut_A 8272513 52 0 0
DisabledIdleSt_A 8272513 7339130 0 0
DisabledNoDetection_A 8272513 7341376 0 0
EnterDebounceSt_A 8272513 62 0 0
EnterDetectSt_A 8272513 56 0 0
EnterStableSt_A 8272513 52 0 0
PulseIsPulse_A 8272513 52 0 0
StayInStableSt 8272513 56103 0 0
gen_high_level_sva.HighLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 31 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 117 0 0
T3 958 2 0 0
T4 930 2 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 2 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 2 0 0
T34 0 4 0 0
T36 0 2 0 0
T37 0 2 0 0
T39 0 2 0 0
T119 0 2 0 0
T170 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 64497 0 0
T3 958 97 0 0
T4 930 81 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 55 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 75 0 0
T34 0 144 0 0
T36 0 61 0 0
T37 0 35 0 0
T39 0 85 0 0
T119 0 62 0 0
T170 0 48 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603037 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 555 0 0
T4 930 527 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 4 0 0
T21 26081 0 0 0
T34 1679 2 0 0
T35 674 0 0 0
T46 677 0 0 0
T51 2454 0 0 0
T65 491 0 0 0
T69 6400 0 0 0
T70 5266 0 0 0
T158 402 0 0 0
T161 595 0 0 0
T189 0 1 0 0
T196 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56176 0 0
T3 958 215 0 0
T4 930 439 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 90 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 40 0 0
T36 0 360 0 0
T37 0 40 0 0
T39 0 37 0 0
T119 0 321 0 0
T160 0 43 0 0
T170 0 9 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 52 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 1 0 0
T36 0 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7339130 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7341376 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 62 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 1 0 0
T34 0 2 0 0
T36 0 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T119 0 1 0 0
T170 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 1 0 0
T34 0 2 0 0
T36 0 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T119 0 1 0 0
T170 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 52 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 1 0 0
T36 0 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 52 0 0
T3 958 1 0 0
T4 930 1 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 1 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 1 0 0
T36 0 1 0 0
T37 0 1 0 0
T39 0 1 0 0
T119 0 1 0 0
T160 0 1 0 0
T170 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 56103 0 0
T3 958 213 0 0
T4 930 437 0 0
T7 16409 0 0 0
T13 4971 0 0 0
T14 507 0 0 0
T15 408 0 0 0
T21 0 88 0 0
T22 496 0 0 0
T23 1385 0 0 0
T26 696 0 0 0
T29 469 0 0 0
T33 0 39 0 0
T36 0 358 0 0
T37 0 38 0 0
T39 0 35 0 0
T119 0 319 0 0
T160 0 42 0 0
T170 0 8 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 31 0 0
T33 3832 1 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T102 0 2 0 0
T147 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T154 0 1 0 0
T160 0 1 0 0
T165 0 2 0 0
T170 0 1 0 0
T181 0 2 0 0
T195 0 1 0 0
T198 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211885.71
Logical211885.71
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T6,T2
1CoveredT1,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T6,T2
10CoveredT1,T5,T6
11CoveredT1,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT33,T34,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T5,T6 VC_COV_UNR
1CoveredT33,T34,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T5,T6
1CoveredT33,T34,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T4,T33
10CoveredT1,T6,T2
11CoveredT33,T34,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT33,T34,T35
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT33,T34,T35
01CoveredT33,T34,T37
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT33,T34,T35
1-CoveredT33,T34,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T33,T34,T35
DetectSt 168 Covered T33,T34,T35
IdleSt 163 Covered T1,T5,T6
StableSt 191 Covered T33,T34,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T33,T34,T35
DebounceSt->IdleSt 163 Covered T74,T181,T75
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T33,T34,T35
IdleSt->DebounceSt 148 Covered T33,T34,T35
StableSt->IdleSt 206 Covered T33,T34,T37



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T33,T34,T35
0 1 Covered T33,T34,T35
0 0 Excluded T1,T5,T6 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T33,T34,T35
0 Covered T1,T5,T6


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T33,T34,T35
IdleSt 0 - - - - - - Covered T1,T5,T6
DebounceSt - 1 - - - - - Covered T74,T75
DebounceSt - 0 1 1 - - - Covered T33,T34,T35
DebounceSt - 0 1 0 - - - Covered T181
DebounceSt - 0 0 - - - - Covered T33,T34,T35
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T33,T34,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T33,T34,T37
StableSt - - - - - - 0 Covered T33,T34,T35
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T5,T6
0 Covered T1,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8272513 77 0 0
CntIncr_A 8272513 14855 0 0
CntNoWrap_A 8272513 7603077 0 0
DetectStDropOut_A 8272513 0 0 0
DetectedOut_A 8272513 3077 0 0
DetectedPulseOut_A 8272513 37 0 0
DisabledIdleSt_A 8272513 7521836 0 0
DisabledNoDetection_A 8272513 7524074 0 0
EnterDebounceSt_A 8272513 40 0 0
EnterDetectSt_A 8272513 37 0 0
EnterStableSt_A 8272513 37 0 0
PulseIsPulse_A 8272513 37 0 0
StayInStableSt 8272513 3020 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8272513 7145 0 0
gen_low_level_sva.LowLevelEvent_A 8272513 7605449 0 0
gen_not_sticky_sva.StableStDropOut_A 8272513 17 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 77 0 0
T33 3832 4 0 0
T34 0 4 0 0
T35 0 2 0 0
T37 0 6 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T74 0 1 0 0
T82 0 4 0 0
T102 0 4 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 2 0 0
T171 0 2 0 0
T198 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 14855 0 0
T33 3832 143 0 0
T34 0 144 0 0
T35 0 46 0 0
T37 0 250 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T74 0 21 0 0
T82 0 180 0 0
T102 0 140 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 48 0 0
T171 0 83 0 0
T198 0 27 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7603077 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 557 0 0
T4 930 529 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 3077 0 0
T33 3832 229 0 0
T34 0 82 0 0
T35 0 162 0 0
T37 0 450 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 86 0 0
T102 0 283 0 0
T150 0 18 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 47 0 0
T171 0 69 0 0
T198 0 43 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T33 3832 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 3 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 2 0 0
T102 0 2 0 0
T150 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 1 0 0
T171 0 1 0 0
T198 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7521836 0 0
T1 1033 632 0 0
T2 14513 14104 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 334 0 0
T6 523 122 0 0
T7 16409 16000 0 0
T13 4971 4570 0 0
T14 507 106 0 0
T15 408 7 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7524074 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 3 0 0
T4 930 4 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 40 0 0
T33 3832 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 3 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T74 0 1 0 0
T82 0 2 0 0
T102 0 2 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 1 0 0
T171 0 1 0 0
T198 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T33 3832 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 3 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 2 0 0
T102 0 2 0 0
T150 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 1 0 0
T171 0 1 0 0
T198 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T33 3832 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 3 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 2 0 0
T102 0 2 0 0
T150 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 1 0 0
T171 0 1 0 0
T198 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 37 0 0
T33 3832 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T37 0 3 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 2 0 0
T102 0 2 0 0
T150 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 1 0 0
T171 0 1 0 0
T198 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 3020 0 0
T33 3832 226 0 0
T34 0 79 0 0
T35 0 160 0 0
T37 0 446 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 84 0 0
T102 0 280 0 0
T150 0 17 0 0
T151 539 0 0 0
T152 427 0 0 0
T170 0 45 0 0
T171 0 67 0 0
T198 0 41 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7145 0 0
T1 1033 1 0 0
T2 14513 16 0 0
T3 958 0 0 0
T4 930 0 0 0
T5 735 0 0 0
T6 523 3 0 0
T7 16409 35 0 0
T13 4971 29 0 0
T14 507 6 0 0
T15 408 0 0 0
T22 0 9 0 0
T23 0 19 0 0
T24 0 8 0 0
T26 0 3 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 7605449 0 0
T1 1033 633 0 0
T2 14513 14109 0 0
T3 958 558 0 0
T4 930 530 0 0
T5 735 335 0 0
T6 523 123 0 0
T7 16409 16005 0 0
T13 4971 4571 0 0
T14 507 107 0 0
T15 408 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8272513 17 0 0
T33 3832 1 0 0
T34 0 1 0 0
T37 0 2 0 0
T41 26333 0 0 0
T42 5716 0 0 0
T43 705 0 0 0
T44 11819 0 0 0
T64 492 0 0 0
T66 503 0 0 0
T67 522 0 0 0
T82 0 2 0 0
T102 0 1 0 0
T150 0 1 0 0
T151 539 0 0 0
T152 427 0 0 0
T162 0 1 0 0
T164 0 1 0 0
T199 0 1 0 0
T200 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%