Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T9,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T9,T52 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
229507 |
0 |
0 |
T1 |
18721384 |
66 |
0 |
0 |
T2 |
11559328 |
8 |
0 |
0 |
T3 |
5392830 |
80 |
0 |
0 |
T4 |
4168934 |
0 |
0 |
0 |
T5 |
3663000 |
0 |
0 |
0 |
T6 |
3756630 |
18 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
57990 |
0 |
0 |
0 |
T9 |
145787 |
82 |
0 |
0 |
T13 |
1399882 |
0 |
0 |
0 |
T14 |
6832680 |
17 |
0 |
0 |
T15 |
1110420 |
0 |
0 |
0 |
T16 |
1591800 |
0 |
0 |
0 |
T20 |
0 |
26 |
0 |
0 |
T21 |
929128 |
16 |
0 |
0 |
T22 |
0 |
17 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T29 |
0 |
224 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T32 |
0 |
144 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T37 |
0 |
16 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
406360 |
14 |
0 |
0 |
T44 |
311401 |
12 |
0 |
0 |
T45 |
0 |
18 |
0 |
0 |
T46 |
1972568 |
0 |
0 |
0 |
T47 |
1050656 |
0 |
0 |
0 |
T48 |
4443784 |
0 |
0 |
0 |
T49 |
1658816 |
0 |
0 |
0 |
T50 |
130956 |
0 |
0 |
0 |
T51 |
96768 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
231986 |
0 |
0 |
T1 |
18721384 |
66 |
0 |
0 |
T2 |
11559328 |
8 |
0 |
0 |
T3 |
5392830 |
80 |
0 |
0 |
T4 |
4168934 |
0 |
0 |
0 |
T5 |
3663000 |
0 |
0 |
0 |
T6 |
3756630 |
18 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
1125 |
0 |
0 |
0 |
T9 |
64549 |
82 |
0 |
0 |
T13 |
1399882 |
0 |
0 |
0 |
T14 |
6832680 |
17 |
0 |
0 |
T15 |
1110420 |
0 |
0 |
0 |
T16 |
1591800 |
0 |
0 |
0 |
T20 |
0 |
26 |
0 |
0 |
T21 |
929128 |
16 |
0 |
0 |
T22 |
0 |
17 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T29 |
0 |
224 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T32 |
0 |
144 |
0 |
0 |
T33 |
0 |
39 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T37 |
0 |
16 |
0 |
0 |
T42 |
0 |
14 |
0 |
0 |
T43 |
1625 |
14 |
0 |
0 |
T44 |
684 |
12 |
0 |
0 |
T45 |
0 |
18 |
0 |
0 |
T46 |
1972568 |
0 |
0 |
0 |
T47 |
1050656 |
0 |
0 |
0 |
T48 |
4443784 |
0 |
0 |
0 |
T49 |
1658816 |
0 |
0 |
0 |
T50 |
524 |
0 |
0 |
0 |
T51 |
691 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T24,T17,T315 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T24,T17,T315 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1950 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2024 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T24,T17,T315 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T24,T17,T315 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2013 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
2013 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1038 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1111 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1099 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1099 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1094 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1161 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1150 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1150 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1034 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1111 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T8,T52,T69 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T8,T52,T69 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1099 |
0 |
0 |
T1 |
833451 |
1 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1099 |
0 |
0 |
T1 |
17521 |
1 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T8,T9,T20 |
1 | 0 | Covered | T8,T9,T20 |
1 | 1 | Covered | T8,T9,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T8,T9,T20 |
1 | 0 | Covered | T8,T9,T20 |
1 | 1 | Covered | T8,T9,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1077 |
0 |
0 |
T8 |
1125 |
2 |
0 |
0 |
T9 |
64549 |
2 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T22 |
10052 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T43 |
1625 |
0 |
0 |
0 |
T44 |
684 |
0 |
0 |
0 |
T50 |
524 |
0 |
0 |
0 |
T51 |
691 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T62 |
524 |
0 |
0 |
0 |
T63 |
522 |
0 |
0 |
0 |
T69 |
0 |
4 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
405 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1148 |
0 |
0 |
T8 |
57990 |
2 |
0 |
0 |
T9 |
145787 |
2 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T22 |
482514 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T43 |
406360 |
0 |
0 |
0 |
T44 |
311401 |
0 |
0 |
0 |
T50 |
130956 |
0 |
0 |
0 |
T51 |
96768 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T62 |
18378 |
0 |
0 |
0 |
T63 |
261244 |
0 |
0 |
0 |
T69 |
0 |
4 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
87134 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T8,T9,T20 |
1 | 0 | Covered | T8,T9,T20 |
1 | 1 | Covered | T8,T9,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T8,T9,T20 |
1 | 0 | Covered | T8,T9,T20 |
1 | 1 | Covered | T8,T9,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1139 |
0 |
0 |
T8 |
57990 |
2 |
0 |
0 |
T9 |
145787 |
2 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T22 |
482514 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T43 |
406360 |
0 |
0 |
0 |
T44 |
311401 |
0 |
0 |
0 |
T50 |
130956 |
0 |
0 |
0 |
T51 |
96768 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T62 |
18378 |
0 |
0 |
0 |
T63 |
261244 |
0 |
0 |
0 |
T69 |
0 |
4 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
87134 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1139 |
0 |
0 |
T8 |
1125 |
2 |
0 |
0 |
T9 |
64549 |
2 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T22 |
10052 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T43 |
1625 |
0 |
0 |
0 |
T44 |
684 |
0 |
0 |
0 |
T50 |
524 |
0 |
0 |
0 |
T51 |
691 |
0 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T62 |
524 |
0 |
0 |
0 |
T63 |
522 |
0 |
0 |
0 |
T69 |
0 |
4 |
0 |
0 |
T70 |
0 |
2 |
0 |
0 |
T71 |
0 |
1 |
0 |
0 |
T72 |
0 |
6 |
0 |
0 |
T73 |
405 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Covered | T3,T8,T9 |
1 | 1 | Covered | T3,T69,T31 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T3,T8,T9 |
1 | 0 | Covered | T3,T69,T31 |
1 | 1 | Covered | T3,T8,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1066 |
0 |
0 |
T3 |
13827 |
9 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T7 |
2264 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T42 |
59353 |
0 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
404 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1138 |
0 |
0 |
T3 |
165934 |
9 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T7 |
554876 |
0 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T29 |
0 |
13 |
0 |
0 |
T32 |
0 |
3 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T42 |
148383 |
0 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
74810 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T9 |
1 | 0 | Covered | T1,T5,T9 |
1 | 1 | Covered | T1,T5,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T9 |
1 | 0 | Covered | T1,T5,T9 |
1 | 1 | Covered | T1,T5,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
2847 |
0 |
0 |
T1 |
17521 |
40 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
20 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2918 |
0 |
0 |
T1 |
833451 |
40 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
20 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T9 |
1 | 0 | Covered | T1,T5,T9 |
1 | 1 | Covered | T1,T5,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T9 |
1 | 0 | Covered | T1,T5,T9 |
1 | 1 | Covered | T1,T5,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2906 |
0 |
0 |
T1 |
833451 |
40 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
20 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
2906 |
0 |
0 |
T1 |
17521 |
40 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
20 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
80 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
6435 |
0 |
0 |
T1 |
17521 |
39 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
20 |
0 |
0 |
T9 |
0 |
44 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
6515 |
0 |
0 |
T1 |
833451 |
40 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
20 |
0 |
0 |
T9 |
0 |
44 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T5,T13 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T13 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T5,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
6496 |
0 |
0 |
T1 |
833451 |
39 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
20 |
0 |
0 |
T9 |
0 |
44 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
6496 |
0 |
0 |
T1 |
17521 |
39 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
20 |
0 |
0 |
T9 |
0 |
44 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7543 |
0 |
0 |
T1 |
17521 |
45 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
21 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7624 |
0 |
0 |
T1 |
833451 |
46 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
21 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7605 |
0 |
0 |
T1 |
833451 |
45 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
1 |
0 |
0 |
T6 |
122275 |
21 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7605 |
0 |
0 |
T1 |
17521 |
45 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
1 |
0 |
0 |
T6 |
2946 |
21 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T6 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T6 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
6327 |
0 |
0 |
T1 |
17521 |
37 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
20 |
0 |
0 |
T9 |
0 |
40 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
6407 |
0 |
0 |
T1 |
833451 |
38 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
20 |
0 |
0 |
T9 |
0 |
40 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T6 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T13,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T6 |
1 | 0 | Covered | T1,T13,T6 |
1 | 1 | Covered | T1,T13,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
6386 |
0 |
0 |
T1 |
833451 |
37 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
20 |
0 |
0 |
T9 |
0 |
40 |
0 |
0 |
T13 |
63126 |
20 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
6386 |
0 |
0 |
T1 |
17521 |
37 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
20 |
0 |
0 |
T9 |
0 |
40 |
0 |
0 |
T13 |
505 |
20 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T47 |
0 |
20 |
0 |
0 |
T50 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1064 |
0 |
0 |
T1 |
17521 |
2 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1136 |
0 |
0 |
T1 |
833451 |
2 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1125 |
0 |
0 |
T1 |
833451 |
2 |
0 |
0 |
T2 |
522915 |
1 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1125 |
0 |
0 |
T1 |
17521 |
2 |
0 |
0 |
T2 |
2509 |
1 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1997 |
0 |
0 |
T1 |
17521 |
6 |
0 |
0 |
T2 |
2509 |
3 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2067 |
0 |
0 |
T1 |
833451 |
6 |
0 |
0 |
T2 |
522915 |
3 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
2059 |
0 |
0 |
T1 |
833451 |
6 |
0 |
0 |
T2 |
522915 |
3 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
2059 |
0 |
0 |
T1 |
17521 |
6 |
0 |
0 |
T2 |
2509 |
3 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1350 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
4 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1425 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
4 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1413 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
4 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1413 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
4 |
0 |
0 |
T9 |
0 |
9 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
5 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1184 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
3 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1253 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
3 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T21 |
1 | 0 | Covered | T1,T6,T21 |
1 | 1 | Covered | T1,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1244 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
3 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
0 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1244 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
3 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
0 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
3 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7021 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
75 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
75 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T30 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T34 |
0 |
69 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
53 |
0 |
0 |
T67 |
0 |
98 |
0 |
0 |
T68 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7096 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
75 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T30 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T34 |
0 |
69 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
53 |
0 |
0 |
T67 |
0 |
98 |
0 |
0 |
T68 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7086 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
75 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T30 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T34 |
0 |
69 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
53 |
0 |
0 |
T67 |
0 |
98 |
0 |
0 |
T68 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7086 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
75 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T30 |
0 |
77 |
0 |
0 |
T33 |
0 |
65 |
0 |
0 |
T34 |
0 |
69 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
53 |
0 |
0 |
T67 |
0 |
98 |
0 |
0 |
T68 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7095 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
76 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
65 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T30 |
0 |
65 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
T34 |
0 |
90 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
75 |
0 |
0 |
T67 |
0 |
85 |
0 |
0 |
T68 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7170 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
76 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T30 |
0 |
65 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
T34 |
0 |
90 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
75 |
0 |
0 |
T67 |
0 |
85 |
0 |
0 |
T68 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7160 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
76 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T30 |
0 |
65 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
T34 |
0 |
90 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
75 |
0 |
0 |
T67 |
0 |
85 |
0 |
0 |
T68 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7160 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
76 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T30 |
0 |
65 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
T34 |
0 |
90 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
75 |
0 |
0 |
T67 |
0 |
85 |
0 |
0 |
T68 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
6986 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
72 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
87 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
T34 |
0 |
81 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
96 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7058 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
72 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
T34 |
0 |
81 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
96 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7050 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
72 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
T34 |
0 |
81 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
96 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7050 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
72 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T30 |
0 |
78 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
T34 |
0 |
81 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
96 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7016 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
56 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T30 |
0 |
64 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
T34 |
0 |
68 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
77 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7087 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
56 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T30 |
0 |
64 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
T34 |
0 |
68 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
77 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7078 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
56 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T30 |
0 |
64 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
T34 |
0 |
68 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
77 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7078 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
56 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T30 |
0 |
64 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
T34 |
0 |
68 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
51 |
0 |
0 |
T66 |
0 |
78 |
0 |
0 |
T67 |
0 |
77 |
0 |
0 |
T68 |
0 |
67 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1313 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1385 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1374 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1374 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1268 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1340 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1328 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1328 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1319 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1390 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1381 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1381 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1290 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1359 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T14,T22,T23 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T14,T22,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1349 |
0 |
0 |
T3 |
165934 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T21 |
115397 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
246069 |
0 |
0 |
0 |
T47 |
130809 |
0 |
0 |
0 |
T48 |
551065 |
0 |
0 |
0 |
T49 |
206930 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1349 |
0 |
0 |
T3 |
13827 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T21 |
744 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T46 |
502 |
0 |
0 |
0 |
T47 |
523 |
0 |
0 |
0 |
T48 |
4408 |
0 |
0 |
0 |
T49 |
422 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
0 |
16 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7627 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
75 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
75 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7704 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
75 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7694 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
75 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7694 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
75 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
76 |
0 |
0 |
T23 |
0 |
71 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7675 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
76 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
65 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7752 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
76 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7742 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
76 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7742 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
76 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
66 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
92 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7553 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
72 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
87 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7631 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
72 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7619 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
72 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7619 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
72 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
88 |
0 |
0 |
T23 |
0 |
91 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7519 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
56 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7589 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
56 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T14,T22,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T14,T22,T23 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
7581 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
56 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
7581 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
56 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
69 |
0 |
0 |
T23 |
0 |
77 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
71 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1862 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1932 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1923 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1923 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1772 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1843 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1834 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1834 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1826 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1898 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1889 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1889 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1835 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1905 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1895 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1895 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1872 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1939 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T1,T2,T14 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T14 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T2,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1928 |
0 |
0 |
T1 |
833451 |
4 |
0 |
0 |
T2 |
522915 |
2 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1928 |
0 |
0 |
T1 |
17521 |
4 |
0 |
0 |
T2 |
2509 |
2 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
1 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1783 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1855 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1844 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1844 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1787 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1861 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1852 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1852 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1839 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1911 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T1,T14,T3 |
1 | 1 | Covered | T74,T75,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T14,T3 |
1 | 0 | Covered | T74,T75,T24 |
1 | 1 | Covered | T1,T14,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1095202918 |
1902 |
0 |
0 |
T1 |
833451 |
3 |
0 |
0 |
T2 |
522915 |
0 |
0 |
0 |
T3 |
165934 |
5 |
0 |
0 |
T4 |
189095 |
0 |
0 |
0 |
T5 |
164412 |
0 |
0 |
0 |
T6 |
122275 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
63126 |
0 |
0 |
0 |
T14 |
218825 |
1 |
0 |
0 |
T15 |
36607 |
0 |
0 |
0 |
T16 |
52639 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7336180 |
1902 |
0 |
0 |
T1 |
17521 |
3 |
0 |
0 |
T2 |
2509 |
0 |
0 |
0 |
T3 |
13827 |
5 |
0 |
0 |
T4 |
402 |
0 |
0 |
0 |
T5 |
2088 |
0 |
0 |
0 |
T6 |
2946 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T13 |
505 |
0 |
0 |
0 |
T14 |
8931 |
1 |
0 |
0 |
T15 |
407 |
0 |
0 |
0 |
T16 |
421 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T29 |
0 |
14 |
0 |
0 |
T32 |
0 |
12 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |