Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T1,T18,T2 |
1 | 1 | Covered | T11,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T11,T23,T24 |
1 | 1 | Covered | T1,T18,T2 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
230546 |
0 |
0 |
T1 |
2409140 |
14 |
0 |
0 |
T2 |
15555080 |
18 |
0 |
0 |
T3 |
3334580 |
27 |
0 |
0 |
T4 |
731495 |
0 |
0 |
0 |
T5 |
520910 |
0 |
0 |
0 |
T6 |
1661280 |
0 |
0 |
0 |
T7 |
0 |
21 |
0 |
0 |
T9 |
976617 |
21 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T13 |
1005465 |
18 |
0 |
0 |
T14 |
1258480 |
0 |
0 |
0 |
T15 |
256005 |
0 |
0 |
0 |
T16 |
332265 |
0 |
0 |
0 |
T17 |
473910 |
16 |
0 |
0 |
T18 |
11722650 |
6 |
0 |
0 |
T19 |
2299925 |
16 |
0 |
0 |
T25 |
695771 |
0 |
0 |
0 |
T28 |
60916 |
0 |
0 |
0 |
T34 |
0 |
48 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
15 |
0 |
0 |
T43 |
1857300 |
16 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
2443040 |
0 |
0 |
0 |
T51 |
5238220 |
0 |
0 |
0 |
T52 |
1026800 |
0 |
0 |
0 |
T53 |
1070300 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232679 |
0 |
0 |
T1 |
2409140 |
14 |
0 |
0 |
T2 |
15555080 |
18 |
0 |
0 |
T3 |
3334580 |
27 |
0 |
0 |
T4 |
731495 |
0 |
0 |
0 |
T5 |
520910 |
0 |
0 |
0 |
T6 |
1661280 |
0 |
0 |
0 |
T7 |
0 |
21 |
0 |
0 |
T9 |
20346 |
21 |
0 |
0 |
T10 |
0 |
9 |
0 |
0 |
T12 |
0 |
18 |
0 |
0 |
T13 |
1005465 |
18 |
0 |
0 |
T14 |
1258480 |
0 |
0 |
0 |
T15 |
256005 |
0 |
0 |
0 |
T16 |
332265 |
0 |
0 |
0 |
T17 |
473910 |
16 |
0 |
0 |
T18 |
11722650 |
6 |
0 |
0 |
T19 |
2299925 |
16 |
0 |
0 |
T25 |
2839 |
0 |
0 |
0 |
T28 |
507 |
0 |
0 |
0 |
T34 |
0 |
48 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
15 |
0 |
0 |
T43 |
1857300 |
16 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
16 |
0 |
0 |
T46 |
0 |
14 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
2443040 |
0 |
0 |
0 |
T51 |
5238220 |
0 |
0 |
0 |
T52 |
1026800 |
0 |
0 |
0 |
T53 |
1070300 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T1,T18,T2 |
1 | 1 | Covered | T278,T20,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T278,T20,T21 |
1 | 1 | Covered | T1,T18,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1939 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
2000 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T1,T18,T2 |
1 | 1 | Covered | T278,T20,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T278,T20,T21 |
1 | 1 | Covered | T1,T18,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1994 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1994 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1041 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1104 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1097 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1097 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1024 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1086 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1079 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1079 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1012 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1075 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T11,T23,T32 |
1 | 1 | Covered | T23,T24,T58 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T32 |
1 | 0 | Covered | T23,T24,T58 |
1 | 1 | Covered | T11,T23,T32 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1069 |
0 |
0 |
T11 |
745081 |
1 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
2 |
0 |
0 |
T24 |
125492 |
3 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1069 |
0 |
0 |
T11 |
16131 |
1 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
2 |
0 |
0 |
T24 |
233341 |
3 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
1 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
3 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T24 |
1 | 0 | Covered | T11,T23,T24 |
1 | 1 | Covered | T11,T24,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T24 |
1 | 0 | Covered | T11,T24,T33 |
1 | 1 | Covered | T11,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1013 |
0 |
0 |
T11 |
16131 |
2 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
1 |
0 |
0 |
T24 |
233341 |
4 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1071 |
0 |
0 |
T11 |
745081 |
2 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
1 |
0 |
0 |
T24 |
125492 |
4 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T24 |
1 | 0 | Covered | T11,T23,T24 |
1 | 1 | Covered | T11,T24,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T11,T23,T24 |
1 | 0 | Covered | T11,T24,T33 |
1 | 1 | Covered | T11,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1065 |
0 |
0 |
T11 |
745081 |
2 |
0 |
0 |
T12 |
224740 |
0 |
0 |
0 |
T23 |
176734 |
1 |
0 |
0 |
T24 |
125492 |
4 |
0 |
0 |
T26 |
59832 |
0 |
0 |
0 |
T32 |
51741 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
174594 |
0 |
0 |
0 |
T57 |
93571 |
0 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
52957 |
0 |
0 |
0 |
T63 |
211630 |
0 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1065 |
0 |
0 |
T11 |
16131 |
2 |
0 |
0 |
T12 |
45124 |
0 |
0 |
0 |
T23 |
1426 |
1 |
0 |
0 |
T24 |
233341 |
4 |
0 |
0 |
T26 |
498 |
0 |
0 |
0 |
T32 |
36601 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
15182 |
0 |
0 |
0 |
T57 |
779 |
0 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
423 |
0 |
0 |
0 |
T63 |
440 |
0 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T77 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T2,T3,T7 |
1 | 1 | Covered | T24,T60,T252 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T2,T3,T7 |
1 | 0 | Covered | T24,T60,T252 |
1 | 1 | Covered | T2,T3,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1119 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
4 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
17776 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
13 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T44 |
56028 |
0 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T55 |
507 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1180 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
4 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
151100 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
13 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T44 |
140071 |
0 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T55 |
40560 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Covered | T25,T26,T27 |
1 | 1 | Covered | T25,T26,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Covered | T25,T26,T27 |
1 | 1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
2962 |
0 |
0 |
T9 |
20346 |
0 |
0 |
0 |
T10 |
9349 |
0 |
0 |
0 |
T25 |
2839 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
507 |
0 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T45 |
650 |
0 |
0 |
0 |
T46 |
678 |
0 |
0 |
0 |
T47 |
685 |
0 |
0 |
0 |
T56 |
648 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
422 |
0 |
0 |
0 |
T69 |
506 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
3025 |
0 |
0 |
T9 |
976617 |
0 |
0 |
0 |
T10 |
177628 |
0 |
0 |
0 |
T25 |
695771 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
60916 |
0 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T45 |
315487 |
0 |
0 |
0 |
T46 |
81432 |
0 |
0 |
0 |
T47 |
85761 |
0 |
0 |
0 |
T56 |
22687 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
202572 |
0 |
0 |
0 |
T69 |
53187 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Covered | T25,T26,T27 |
1 | 1 | Covered | T25,T26,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T25,T26,T27 |
1 | 0 | Covered | T25,T26,T27 |
1 | 1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
3019 |
0 |
0 |
T9 |
976617 |
0 |
0 |
0 |
T10 |
177628 |
0 |
0 |
0 |
T25 |
695771 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
60916 |
0 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T45 |
315487 |
0 |
0 |
0 |
T46 |
81432 |
0 |
0 |
0 |
T47 |
85761 |
0 |
0 |
0 |
T56 |
22687 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
202572 |
0 |
0 |
0 |
T69 |
53187 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
3019 |
0 |
0 |
T9 |
20346 |
0 |
0 |
0 |
T10 |
9349 |
0 |
0 |
0 |
T25 |
2839 |
20 |
0 |
0 |
T26 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T28 |
507 |
0 |
0 |
0 |
T33 |
0 |
20 |
0 |
0 |
T37 |
0 |
20 |
0 |
0 |
T45 |
650 |
0 |
0 |
0 |
T46 |
678 |
0 |
0 |
0 |
T47 |
685 |
0 |
0 |
0 |
T56 |
648 |
0 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
T65 |
0 |
20 |
0 |
0 |
T66 |
0 |
20 |
0 |
0 |
T67 |
0 |
20 |
0 |
0 |
T68 |
422 |
0 |
0 |
0 |
T69 |
506 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
6579 |
0 |
0 |
T1 |
3823 |
40 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
6643 |
0 |
0 |
T1 |
478005 |
40 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
6632 |
0 |
0 |
T1 |
478005 |
40 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
6632 |
0 |
0 |
T1 |
3823 |
40 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7716 |
0 |
0 |
T1 |
3823 |
41 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7782 |
0 |
0 |
T1 |
478005 |
41 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7772 |
0 |
0 |
T1 |
478005 |
41 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7772 |
0 |
0 |
T1 |
3823 |
41 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
6443 |
0 |
0 |
T1 |
3823 |
40 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
6510 |
0 |
0 |
T1 |
478005 |
40 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T4,T14 |
1 | 0 | Covered | T1,T4,T14 |
1 | 1 | Covered | T1,T4,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
6500 |
0 |
0 |
T1 |
478005 |
40 |
0 |
0 |
T4 |
145797 |
20 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
20 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
20 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
6500 |
0 |
0 |
T1 |
3823 |
40 |
0 |
0 |
T4 |
502 |
20 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
20 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
20 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T28 |
0 |
20 |
0 |
0 |
T51 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T69 |
0 |
20 |
0 |
0 |
T70 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T6,T8 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T1,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1040 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1104 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T1,T6,T8 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T8 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T1,T6,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1098 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1098 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T37 |
0 |
1 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
T39 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T1,T18,T2 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T1,T18,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
2012 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
2073 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T1,T18,T2 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T18,T2 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T1,T18,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
2066 |
0 |
0 |
T1 |
478005 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
200292 |
0 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
0 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
2066 |
0 |
0 |
T1 |
3823 |
1 |
0 |
0 |
T2 |
0 |
6 |
0 |
0 |
T3 |
0 |
9 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
801 |
0 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
0 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1430 |
0 |
0 |
T1 |
3823 |
5 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
801 |
6 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
5 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
5 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1489 |
0 |
0 |
T1 |
478005 |
5 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
200292 |
6 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
5 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
5 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1482 |
0 |
0 |
T1 |
478005 |
5 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
200292 |
6 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
5 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
5 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1482 |
0 |
0 |
T1 |
3823 |
5 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T12 |
0 |
5 |
0 |
0 |
T13 |
801 |
6 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
5 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
5 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1199 |
0 |
0 |
T1 |
3823 |
2 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
801 |
3 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
3 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1259 |
0 |
0 |
T1 |
478005 |
2 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
200292 |
3 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
3 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T13,T17 |
1 | 0 | Covered | T1,T13,T17 |
1 | 1 | Covered | T1,T13,T17 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1254 |
0 |
0 |
T1 |
478005 |
2 |
0 |
0 |
T4 |
145797 |
0 |
0 |
0 |
T5 |
103759 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
200292 |
3 |
0 |
0 |
T14 |
251194 |
0 |
0 |
0 |
T15 |
50795 |
0 |
0 |
0 |
T16 |
65926 |
0 |
0 |
0 |
T17 |
94000 |
3 |
0 |
0 |
T18 |
458713 |
0 |
0 |
0 |
T19 |
91237 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1254 |
0 |
0 |
T1 |
3823 |
2 |
0 |
0 |
T4 |
502 |
0 |
0 |
0 |
T5 |
423 |
0 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
801 |
3 |
0 |
0 |
T14 |
502 |
0 |
0 |
0 |
T15 |
406 |
0 |
0 |
0 |
T16 |
527 |
0 |
0 |
0 |
T17 |
782 |
3 |
0 |
0 |
T18 |
10193 |
0 |
0 |
0 |
T19 |
760 |
3 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7059 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T18 |
10193 |
56 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
81 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
72 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
69 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7122 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T18 |
458713 |
56 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
81 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
72 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
69 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7114 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T18 |
458713 |
56 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
81 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
72 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
69 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7114 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T18 |
10193 |
56 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
81 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
72 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
69 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7027 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
87 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7091 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
87 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7085 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
87 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7085 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
87 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7049 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T18 |
10193 |
71 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
60 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7115 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T18 |
458713 |
71 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
60 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7108 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T18 |
458713 |
71 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
60 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
72 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7108 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T18 |
10193 |
71 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
60 |
0 |
0 |
T72 |
0 |
81 |
0 |
0 |
T74 |
0 |
53 |
0 |
0 |
T75 |
0 |
72 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7063 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
74 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
58 |
0 |
0 |
T74 |
0 |
51 |
0 |
0 |
T75 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7131 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
74 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
58 |
0 |
0 |
T74 |
0 |
51 |
0 |
0 |
T75 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7124 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
74 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
58 |
0 |
0 |
T74 |
0 |
51 |
0 |
0 |
T75 |
0 |
86 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7124 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
74 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
72 |
0 |
0 |
T72 |
0 |
58 |
0 |
0 |
T74 |
0 |
51 |
0 |
0 |
T75 |
0 |
86 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1225 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1286 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1278 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1278 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T73 |
0 |
1 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1216 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1276 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1270 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1270 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1238 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1296 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1292 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1292 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1179 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1246 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T3,T9 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T3,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1236 |
0 |
0 |
T2 |
762504 |
0 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1236 |
0 |
0 |
T2 |
15250 |
0 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
5 |
0 |
0 |
T74 |
0 |
1 |
0 |
0 |
T75 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7756 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
56 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7820 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
56 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7813 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
56 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7813 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
83 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
56 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7617 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7682 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7674 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7674 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
93 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
79 |
0 |
0 |
T42 |
0 |
63 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
67 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7641 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
71 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7706 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
71 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7700 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
79 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
71 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7700 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
79 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
61 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
71 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
60 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
62 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7677 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
74 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7740 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
74 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T18,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T3,T9 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
7733 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
74 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
76 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
7733 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
74 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
87 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
76 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
73 |
0 |
0 |
T42 |
0 |
83 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
63 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1892 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1956 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1950 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1950 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1788 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1852 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1846 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1846 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1822 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1884 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1877 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1877 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1809 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1867 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1861 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1861 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1887 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1949 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1942 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1942 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1810 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1873 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1867 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1867 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1831 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1893 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1886 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1886 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1797 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1859 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T18,T2,T3 |
1 | 1 | Covered | T54,T78,T278 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T18,T2,T3 |
1 | 0 | Covered | T54,T78,T278 |
1 | 1 | Covered | T18,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1161874828 |
1851 |
0 |
0 |
T2 |
762504 |
6 |
0 |
0 |
T3 |
141079 |
9 |
0 |
0 |
T6 |
82378 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
458713 |
2 |
0 |
0 |
T19 |
91237 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
92128 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
121254 |
0 |
0 |
0 |
T51 |
261389 |
0 |
0 |
0 |
T52 |
50916 |
0 |
0 |
0 |
T53 |
53091 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8150300 |
1851 |
0 |
0 |
T2 |
15250 |
6 |
0 |
0 |
T3 |
25650 |
9 |
0 |
0 |
T6 |
686 |
0 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T9 |
0 |
7 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T18 |
10193 |
2 |
0 |
0 |
T19 |
760 |
0 |
0 |
0 |
T34 |
0 |
16 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T42 |
0 |
5 |
0 |
0 |
T43 |
737 |
0 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
898 |
0 |
0 |
0 |
T51 |
522 |
0 |
0 |
0 |
T52 |
424 |
0 |
0 |
0 |
T53 |
424 |
0 |
0 |
0 |