Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T12,T23,T36 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
207016 |
0 |
0 |
| T1 |
14604534 |
6 |
0 |
0 |
| T2 |
3036390 |
9 |
0 |
0 |
| T3 |
0 |
27 |
0 |
0 |
| T4 |
0 |
18 |
0 |
0 |
| T5 |
4379361 |
3 |
0 |
0 |
| T6 |
1030533 |
0 |
0 |
0 |
| T7 |
2358888 |
0 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T10 |
2838655 |
48 |
0 |
0 |
| T11 |
940778 |
15 |
0 |
0 |
| T12 |
454814 |
0 |
0 |
0 |
| T13 |
1035306 |
4 |
0 |
0 |
| T14 |
13392792 |
3 |
0 |
0 |
| T15 |
12242244 |
0 |
0 |
0 |
| T16 |
8061060 |
0 |
0 |
0 |
| T17 |
4599567 |
0 |
0 |
0 |
| T18 |
2171169 |
0 |
0 |
0 |
| T27 |
0 |
18 |
0 |
0 |
| T31 |
290099 |
14 |
0 |
0 |
| T32 |
102886 |
14 |
0 |
0 |
| T33 |
0 |
12 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T52 |
0 |
21 |
0 |
0 |
| T53 |
0 |
14 |
0 |
0 |
| T54 |
0 |
14 |
0 |
0 |
| T55 |
0 |
16 |
0 |
0 |
| T56 |
0 |
16 |
0 |
0 |
| T57 |
0 |
12 |
0 |
0 |
| T58 |
0 |
16 |
0 |
0 |
| T59 |
251887 |
0 |
0 |
0 |
| T60 |
210880 |
0 |
0 |
0 |
| T61 |
527844 |
0 |
0 |
0 |
| T62 |
204064 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
209460 |
0 |
0 |
| T1 |
14604534 |
6 |
0 |
0 |
| T2 |
3036390 |
9 |
0 |
0 |
| T3 |
0 |
27 |
0 |
0 |
| T4 |
0 |
18 |
0 |
0 |
| T5 |
4379361 |
3 |
0 |
0 |
| T6 |
1030533 |
0 |
0 |
0 |
| T7 |
2358888 |
0 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T10 |
1953880 |
48 |
0 |
0 |
| T11 |
647952 |
15 |
0 |
0 |
| T12 |
454814 |
0 |
0 |
0 |
| T13 |
1035306 |
4 |
0 |
0 |
| T14 |
13392792 |
3 |
0 |
0 |
| T15 |
12242244 |
0 |
0 |
0 |
| T16 |
8061060 |
0 |
0 |
0 |
| T17 |
4599567 |
0 |
0 |
0 |
| T18 |
2171169 |
0 |
0 |
0 |
| T27 |
0 |
18 |
0 |
0 |
| T31 |
194681 |
14 |
0 |
0 |
| T32 |
102886 |
14 |
0 |
0 |
| T33 |
0 |
12 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T52 |
0 |
21 |
0 |
0 |
| T53 |
0 |
14 |
0 |
0 |
| T54 |
0 |
14 |
0 |
0 |
| T55 |
0 |
16 |
0 |
0 |
| T56 |
0 |
16 |
0 |
0 |
| T57 |
0 |
12 |
0 |
0 |
| T58 |
0 |
16 |
0 |
0 |
| T59 |
169038 |
0 |
0 |
0 |
| T60 |
210880 |
0 |
0 |
0 |
| T61 |
527844 |
0 |
0 |
0 |
| T62 |
204064 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T19,T34,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T19,T34,T35 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1738 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
1 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1812 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
1 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T19,T34,T35 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T19,T34,T35 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1801 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
1 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1801 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
1 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
984 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1054 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1046 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1046 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1004 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1070 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1062 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1062 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1006 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1077 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T23,T36 |
| 1 | 1 | Covered | T12,T36,T64 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T36 |
| 1 | 0 | Covered | T12,T36,T64 |
| 1 | 1 | Covered | T12,T23,T36 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1069 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1070 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T36 |
0 |
2 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
3 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
3 |
0 |
0 |
| T67 |
0 |
1 |
0 |
0 |
| T68 |
0 |
3 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T24 |
| 1 | 0 | Covered | T12,T23,T24 |
| 1 | 1 | Covered | T12,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T24 |
| 1 | 0 | Covered | T12,T23,T24 |
| 1 | 1 | Covered | T12,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
950 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
4 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1029 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
4 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T24 |
| 1 | 0 | Covered | T12,T23,T24 |
| 1 | 1 | Covered | T12,T23,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T12,T23,T24 |
| 1 | 0 | Covered | T12,T23,T24 |
| 1 | 1 | Covered | T12,T23,T24 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1016 |
0 |
0 |
| T12 |
226175 |
2 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T32 |
50664 |
0 |
0 |
0 |
| T48 |
770232 |
0 |
0 |
0 |
| T50 |
918202 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
4 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
213887 |
0 |
0 |
0 |
| T70 |
208279 |
0 |
0 |
0 |
| T71 |
211236 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1017 |
0 |
0 |
| T12 |
1232 |
2 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T32 |
779 |
0 |
0 |
0 |
| T48 |
15560 |
0 |
0 |
0 |
| T50 |
12242 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
| T64 |
0 |
4 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T66 |
0 |
4 |
0 |
0 |
| T68 |
0 |
2 |
0 |
0 |
| T69 |
436 |
0 |
0 |
0 |
| T70 |
731 |
0 |
0 |
0 |
| T71 |
422 |
0 |
0 |
0 |
| T87 |
0 |
2 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T50,T89 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T50,T89 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
978 |
0 |
0 |
| T1 |
14193 |
3 |
0 |
0 |
| T2 |
10710 |
2 |
0 |
0 |
| T3 |
23340 |
4 |
0 |
0 |
| T4 |
17753 |
3 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T10 |
0 |
11 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
3 |
0 |
0 |
| T14 |
5270 |
0 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1048 |
0 |
0 |
| T1 |
681261 |
3 |
0 |
0 |
| T2 |
133880 |
2 |
0 |
0 |
| T3 |
291766 |
4 |
0 |
0 |
| T4 |
443836 |
3 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T10 |
0 |
11 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T13 |
0 |
3 |
0 |
0 |
| T14 |
632482 |
0 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T25,T26,T27 |
| 1 | 0 | Covered | T25,T26,T27 |
| 1 | 1 | Covered | T25,T26,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T25,T26,T27 |
| 1 | 0 | Covered | T25,T26,T27 |
| 1 | 1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
2212 |
0 |
0 |
| T23 |
538 |
0 |
0 |
0 |
| T25 |
492 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
3195 |
0 |
0 |
0 |
| T30 |
545 |
0 |
0 |
0 |
| T33 |
609 |
0 |
0 |
0 |
| T36 |
1188 |
0 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
20 |
0 |
0 |
| T42 |
724 |
0 |
0 |
0 |
| T55 |
0 |
20 |
0 |
0 |
| T72 |
0 |
20 |
0 |
0 |
| T73 |
0 |
20 |
0 |
0 |
| T74 |
0 |
20 |
0 |
0 |
| T75 |
0 |
20 |
0 |
0 |
| T76 |
5069 |
0 |
0 |
0 |
| T77 |
1022 |
0 |
0 |
0 |
| T78 |
435 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
2279 |
0 |
0 |
| T23 |
56990 |
0 |
0 |
0 |
| T25 |
113322 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
217100 |
0 |
0 |
0 |
| T30 |
261538 |
0 |
0 |
0 |
| T33 |
292923 |
0 |
0 |
0 |
| T36 |
134271 |
0 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
20 |
0 |
0 |
| T42 |
292338 |
0 |
0 |
0 |
| T55 |
0 |
20 |
0 |
0 |
| T72 |
0 |
20 |
0 |
0 |
| T73 |
0 |
20 |
0 |
0 |
| T74 |
0 |
20 |
0 |
0 |
| T75 |
0 |
20 |
0 |
0 |
| T76 |
608373 |
0 |
0 |
0 |
| T77 |
510962 |
0 |
0 |
0 |
| T78 |
52305 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T25,T26,T27 |
| 1 | 0 | Covered | T25,T26,T27 |
| 1 | 1 | Covered | T25,T26,T27 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T25,T26,T27 |
| 1 | 0 | Covered | T25,T26,T27 |
| 1 | 1 | Covered | T25,T26,T27 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
2270 |
0 |
0 |
| T23 |
56990 |
0 |
0 |
0 |
| T25 |
113322 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
217100 |
0 |
0 |
0 |
| T30 |
261538 |
0 |
0 |
0 |
| T33 |
292923 |
0 |
0 |
0 |
| T36 |
134271 |
0 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
20 |
0 |
0 |
| T42 |
292338 |
0 |
0 |
0 |
| T55 |
0 |
20 |
0 |
0 |
| T72 |
0 |
20 |
0 |
0 |
| T73 |
0 |
20 |
0 |
0 |
| T74 |
0 |
20 |
0 |
0 |
| T75 |
0 |
20 |
0 |
0 |
| T76 |
608373 |
0 |
0 |
0 |
| T77 |
510962 |
0 |
0 |
0 |
| T78 |
52305 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
2270 |
0 |
0 |
| T23 |
538 |
0 |
0 |
0 |
| T25 |
492 |
20 |
0 |
0 |
| T26 |
0 |
20 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
3195 |
0 |
0 |
0 |
| T30 |
545 |
0 |
0 |
0 |
| T33 |
609 |
0 |
0 |
0 |
| T36 |
1188 |
0 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T41 |
0 |
20 |
0 |
0 |
| T42 |
724 |
0 |
0 |
0 |
| T55 |
0 |
20 |
0 |
0 |
| T72 |
0 |
20 |
0 |
0 |
| T73 |
0 |
20 |
0 |
0 |
| T74 |
0 |
20 |
0 |
0 |
| T75 |
0 |
20 |
0 |
0 |
| T76 |
5069 |
0 |
0 |
0 |
| T77 |
1022 |
0 |
0 |
0 |
| T78 |
435 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T25,T28 |
| 1 | 0 | Covered | T17,T25,T28 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T25,T28 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T25,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
3904 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T3 |
23340 |
0 |
0 |
0 |
| T4 |
17753 |
0 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
3977 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T3 |
291766 |
0 |
0 |
0 |
| T4 |
443836 |
0 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T25,T28 |
| 1 | 0 | Covered | T17,T25,T28 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T25,T28 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T25,T28 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
3967 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T3 |
291766 |
0 |
0 |
0 |
| T4 |
443836 |
0 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
3967 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T3 |
23340 |
0 |
0 |
0 |
| T4 |
17753 |
0 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
21 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T72 |
0 |
1 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
4774 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
1 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
4847 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
1 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
4838 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
1 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
4838 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
1 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T28,T29 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T28,T29 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
3835 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T3 |
23340 |
0 |
0 |
0 |
| T4 |
17753 |
0 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
| T83 |
0 |
20 |
0 |
0 |
| T84 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
3909 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T3 |
291766 |
0 |
0 |
0 |
| T4 |
443836 |
0 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
| T83 |
0 |
20 |
0 |
0 |
| T84 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T28,T29 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T28,T29 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T17,T28,T29 |
| 1 | 0 | Covered | T17,T28,T29 |
| 1 | 1 | Covered | T17,T28,T29 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
3899 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T3 |
291766 |
0 |
0 |
0 |
| T4 |
443836 |
0 |
0 |
0 |
| T8 |
130918 |
0 |
0 |
0 |
| T17 |
218525 |
20 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
| T83 |
0 |
20 |
0 |
0 |
| T84 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
3900 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T3 |
23340 |
0 |
0 |
0 |
| T4 |
17753 |
0 |
0 |
0 |
| T8 |
598 |
0 |
0 |
0 |
| T17 |
502 |
20 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T27 |
0 |
20 |
0 |
0 |
| T28 |
0 |
20 |
0 |
0 |
| T29 |
0 |
20 |
0 |
0 |
| T40 |
0 |
20 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T54 |
0 |
40 |
0 |
0 |
| T79 |
0 |
20 |
0 |
0 |
| T80 |
0 |
20 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
| T83 |
0 |
20 |
0 |
0 |
| T84 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T8,T9,T30 |
| 1 | 0 | Covered | T8,T9,T30 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T8,T9,T30 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T8,T9,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
984 |
0 |
0 |
| T8 |
598 |
1 |
0 |
0 |
| T9 |
963 |
1 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
769 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1059 |
0 |
0 |
| T8 |
130918 |
1 |
0 |
0 |
| T9 |
113205 |
1 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
96187 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T8,T9,T30 |
| 1 | 0 | Covered | T8,T9,T30 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T8,T9,T30 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T8,T9,T30 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1048 |
0 |
0 |
| T8 |
130918 |
1 |
0 |
0 |
| T9 |
113205 |
1 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
96187 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T47 |
115015 |
0 |
0 |
0 |
| T52 |
952460 |
0 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T81 |
346026 |
0 |
0 |
0 |
| T82 |
105881 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1049 |
0 |
0 |
| T8 |
598 |
1 |
0 |
0 |
| T9 |
963 |
1 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
769 |
0 |
0 |
0 |
| T37 |
0 |
1 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
| T40 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T47 |
469 |
0 |
0 |
0 |
| T52 |
19637 |
0 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T81 |
1774 |
0 |
0 |
0 |
| T82 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1736 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1804 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1795 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1795 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1167 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T12 |
1232 |
0 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T31 |
769 |
4 |
0 |
0 |
| T32 |
779 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
5 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
5 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T60 |
403 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1237 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T12 |
226175 |
0 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T31 |
96187 |
4 |
0 |
0 |
| T32 |
50664 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
5 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
5 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T60 |
105037 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1228 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T12 |
226175 |
0 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T31 |
96187 |
4 |
0 |
0 |
| T32 |
50664 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
5 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
5 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T60 |
105037 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1228 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T12 |
1232 |
0 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T27 |
0 |
6 |
0 |
0 |
| T31 |
769 |
4 |
0 |
0 |
| T32 |
779 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
4 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
5 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
5 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T60 |
403 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1045 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T12 |
1232 |
0 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T31 |
769 |
3 |
0 |
0 |
| T32 |
779 |
3 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T60 |
403 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1114 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T12 |
226175 |
0 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T31 |
96187 |
3 |
0 |
0 |
| T32 |
50664 |
3 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T60 |
105037 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T31,T32,T33 |
| 1 | 0 | Covered | T31,T32,T33 |
| 1 | 1 | Covered | T31,T32,T33 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1104 |
0 |
0 |
| T10 |
921641 |
0 |
0 |
0 |
| T11 |
305286 |
0 |
0 |
0 |
| T12 |
226175 |
0 |
0 |
0 |
| T13 |
507089 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T31 |
96187 |
3 |
0 |
0 |
| T32 |
50664 |
3 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T59 |
83517 |
0 |
0 |
0 |
| T60 |
105037 |
0 |
0 |
0 |
| T61 |
262849 |
0 |
0 |
0 |
| T62 |
101609 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1104 |
0 |
0 |
| T10 |
36866 |
0 |
0 |
0 |
| T11 |
12460 |
0 |
0 |
0 |
| T12 |
1232 |
0 |
0 |
0 |
| T13 |
10564 |
0 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T31 |
769 |
3 |
0 |
0 |
| T32 |
779 |
3 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T59 |
668 |
0 |
0 |
0 |
| T60 |
403 |
0 |
0 |
0 |
| T61 |
1073 |
0 |
0 |
0 |
| T62 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7034 |
0 |
0 |
| T1 |
14193 |
97 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
78 |
0 |
0 |
| T49 |
0 |
80 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7104 |
0 |
0 |
| T1 |
681261 |
97 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
78 |
0 |
0 |
| T49 |
0 |
80 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7096 |
0 |
0 |
| T1 |
681261 |
97 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
78 |
0 |
0 |
| T49 |
0 |
80 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7096 |
0 |
0 |
| T1 |
14193 |
97 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
78 |
0 |
0 |
| T49 |
0 |
80 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7111 |
0 |
0 |
| T1 |
14193 |
68 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
78 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7186 |
0 |
0 |
| T1 |
681261 |
68 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
78 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7177 |
0 |
0 |
| T1 |
681261 |
68 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
78 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
74 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7177 |
0 |
0 |
| T1 |
14193 |
68 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
78 |
0 |
0 |
| T50 |
0 |
89 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
74 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7212 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
59 |
0 |
0 |
| T49 |
0 |
59 |
0 |
0 |
| T50 |
0 |
66 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7286 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
59 |
0 |
0 |
| T49 |
0 |
59 |
0 |
0 |
| T50 |
0 |
66 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7276 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
59 |
0 |
0 |
| T49 |
0 |
59 |
0 |
0 |
| T50 |
0 |
66 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
93 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7277 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
59 |
0 |
0 |
| T49 |
0 |
59 |
0 |
0 |
| T50 |
0 |
66 |
0 |
0 |
| T51 |
0 |
80 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
93 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7060 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
83 |
0 |
0 |
| T50 |
0 |
63 |
0 |
0 |
| T51 |
0 |
55 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
89 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7130 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
83 |
0 |
0 |
| T50 |
0 |
63 |
0 |
0 |
| T51 |
0 |
55 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
89 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7121 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
83 |
0 |
0 |
| T50 |
0 |
63 |
0 |
0 |
| T51 |
0 |
55 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
89 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7121 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
84 |
0 |
0 |
| T49 |
0 |
83 |
0 |
0 |
| T50 |
0 |
63 |
0 |
0 |
| T51 |
0 |
55 |
0 |
0 |
| T76 |
0 |
51 |
0 |
0 |
| T85 |
0 |
51 |
0 |
0 |
| T86 |
0 |
89 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1245 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1316 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1308 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1308 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1255 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1327 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1319 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1319 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1258 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1329 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1321 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1321 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T34 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T34 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1240 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1312 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T34 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T34 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1303 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
0 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1303 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
0 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
5 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7433 |
0 |
0 |
| T1 |
14193 |
97 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7510 |
0 |
0 |
| T1 |
681261 |
97 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7500 |
0 |
0 |
| T1 |
681261 |
97 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7501 |
0 |
0 |
| T1 |
14193 |
97 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7536 |
0 |
0 |
| T1 |
14193 |
68 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7607 |
0 |
0 |
| T1 |
681261 |
68 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7600 |
0 |
0 |
| T1 |
681261 |
68 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7600 |
0 |
0 |
| T1 |
14193 |
68 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7603 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7673 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7666 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7666 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7433 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7506 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
7498 |
0 |
0 |
| T1 |
681261 |
72 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
51 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
51 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
7498 |
0 |
0 |
| T1 |
14193 |
72 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
51 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
51 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1697 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1767 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1758 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1758 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T34 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T34 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1669 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1742 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T34 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T34 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1733 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1733 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1642 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1713 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1704 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1704 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1643 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1715 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1705 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1705 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1662 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1735 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1726 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1727 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1646 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1718 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1710 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1710 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1625 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1695 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1687 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1687 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1640 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1711 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T5,T1,T14 |
| 1 | 1 | Covered | T63,T90,T19 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T5,T1,T14 |
| 1 | 0 | Covered | T63,T90,T19 |
| 1 | 1 | Covered | T5,T1,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T5,T6,T7 |
| 0 |
Covered |
T5,T6,T7 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1117175658 |
1704 |
0 |
0 |
| T1 |
681261 |
2 |
0 |
0 |
| T2 |
133880 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
203125 |
1 |
0 |
0 |
| T6 |
48668 |
0 |
0 |
0 |
| T7 |
107924 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
632482 |
1 |
0 |
0 |
| T15 |
580595 |
0 |
0 |
0 |
| T16 |
380814 |
0 |
0 |
0 |
| T17 |
218525 |
0 |
0 |
0 |
| T18 |
102986 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5241046 |
1704 |
0 |
0 |
| T1 |
14193 |
2 |
0 |
0 |
| T2 |
10710 |
3 |
0 |
0 |
| T3 |
0 |
9 |
0 |
0 |
| T4 |
0 |
6 |
0 |
0 |
| T5 |
5416 |
1 |
0 |
0 |
| T6 |
405 |
0 |
0 |
0 |
| T7 |
4404 |
0 |
0 |
0 |
| T10 |
0 |
16 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
5270 |
1 |
0 |
0 |
| T15 |
2369 |
0 |
0 |
0 |
| T16 |
3046 |
0 |
0 |
0 |
| T17 |
502 |
0 |
0 |
0 |
| T18 |
403 |
0 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |