Summary for Variable cp_h2l_pwrb
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h2l_pwrb
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
453 |
1 |
|
|
T4 |
1 |
|
T26 |
1 |
|
T15 |
3 |
auto[1] |
536 |
1 |
|
|
T26 |
2 |
|
T15 |
2 |
|
T17 |
1 |
Summary for Variable cp_h_ac_present
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_h_ac_present
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
539 |
1 |
|
|
T4 |
1 |
|
T26 |
3 |
|
T15 |
1 |
auto[1] |
450 |
1 |
|
|
T15 |
4 |
|
T2 |
1 |
|
T62 |
1 |
Summary for Variable cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
1 |
1 |
50.00 |
Automatically Generated Bins for cp_interrupt_gen
Uncovered bins
NAME | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
989 |
1 |
|
|
T4 |
1 |
|
T26 |
3 |
|
T15 |
5 |
Summary for Variable cp_l2h_lid_open
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_l2h_lid_open
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
573 |
1 |
|
|
T26 |
2 |
|
T15 |
2 |
|
T17 |
3 |
auto[1] |
416 |
1 |
|
|
T4 |
1 |
|
T26 |
1 |
|
T15 |
3 |
Summary for Variable cp_wakeup_sts
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_wakeup_sts
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
938 |
1 |
|
|
T4 |
1 |
|
T26 |
3 |
|
T15 |
5 |
auto[1] |
51 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T24 |
2 |
Summary for Cross cross_wkup_sts
Samples crossed: cp_wakeup_sts cp_h2l_pwrb cp_l2h_lid_open cp_h_ac_present cp_interrupt_gen
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
23 |
15 |
8 |
34.78 |
15 |
Automatically Generated Cross Bins |
23 |
15 |
8 |
34.78 |
15 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for cross_wkup_sts
Element holes
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[0]] |
* |
* |
* |
-- |
-- |
8 |
|
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[1]] |
* |
-- |
-- |
2 |
|
[auto[1]] |
[auto[1]] |
[auto[1]] |
* |
* |
-- |
-- |
4 |
|
Uncovered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
[auto[1]] |
[auto[0]] |
[auto[0]] |
[auto[1]] |
0 |
1 |
1 |
|
Covered bins
cp_wakeup_sts | cp_h2l_pwrb | cp_l2h_lid_open | cp_h_ac_present | cp_interrupt_gen | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
136 |
1 |
|
|
T15 |
1 |
|
T17 |
2 |
|
T27 |
1 |
auto[0] |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
110 |
1 |
|
|
T15 |
1 |
|
T25 |
1 |
|
T83 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
76 |
1 |
|
|
T4 |
1 |
|
T26 |
1 |
|
T17 |
1 |
auto[0] |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
131 |
1 |
|
|
T15 |
1 |
|
T3 |
1 |
|
T25 |
1 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
auto[0] |
171 |
1 |
|
|
T26 |
2 |
|
T17 |
1 |
|
T2 |
2 |
auto[0] |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
105 |
1 |
|
|
T25 |
1 |
|
T78 |
2 |
|
T86 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
auto[0] |
105 |
1 |
|
|
T25 |
2 |
|
T29 |
1 |
|
T60 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[1] |
auto[0] |
104 |
1 |
|
|
T15 |
2 |
|
T2 |
1 |
|
T62 |
1 |
User Defined Cross Bins for cross_wkup_sts
Excluded/Illegal bins
NAME | COUNT | STATUS |
invalid0 |
0 |
Excluded |
invalid1 |
0 |
Excluded |