Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Line No. | Total | Covered | Percent |
TOTAL | | 43 | 43 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
59 end else begin : gen_trigger_active_high
60 1/1 assign trigger_active = (trigger_i == 1'b1);
Tests: T34 T35 T36
61 end
62
63 // In case of edge events, we also need to detect the transition.
64 logic trigger_event;
65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge
66 // This flop is always active, no matter the enable state.
67 logic trigger_active_q;
68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg
69 if (!rst_ni) begin
70 trigger_active_q <= 1'b0;
71 end else begin
72 trigger_active_q <= trigger_active;
73 end
74 end
75
76 assign trigger_event = trigger_active & ~trigger_active_q;
77 // In case of level events, the event is equal to the level being active.
78 end else begin : gen_trigger_event_level
79 1/1 assign trigger_event = trigger_active;
Tests: T34 T35 T36
80 end
81
82 /////////////////
83 // Timer Logic //
84 /////////////////
85
86 // Take the maximum width of both timer values.
87 localparam int unsigned TimerWidth =
88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth;
89
90 logic cnt_en, cnt_clr;
91 logic [TimerWidth-1:0] cnt_d, cnt_q;
92 1/1 assign cnt_d = (cnt_clr) ? '0 :
Tests: T34 T35 T36
93 (cnt_en) ? cnt_q + 1'b1 :
94 cnt_q;
95
96
97 logic cnt_done, thresh_sel;
98 logic [TimerWidth-1:0] thresh;
99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) :
Tests: T6 T1 T19
100 TimerWidth'(cfg_debounce_timer_i);
101 1/1 assign cnt_done = (cnt_q >= thresh);
Tests: T6 T1 T19
102
103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg
104 1/1 if (!rst_ni) begin
Tests: T4 T5 T6
105 1/1 cnt_q <= '0;
Tests: T4 T5 T6
106 end else begin
107 1/1 cnt_q <= cnt_d;
Tests: T4 T5 T6
108 end
109 end
110
111 /////////
112 // FSM //
113 /////////
114
115 typedef enum logic [1:0] {
116 IdleSt,
117 DebounceSt,
118 DetectSt,
119 StableSt
120 } state_t;
121
122 state_t state_d, state_q;
123
124 always_comb begin : p_fsm
125 1/1 state_d = state_q;
Tests: T34 T35 T36
126
127 // Counter controls (clear has priority).
128 1/1 cnt_clr = 1'b0;
Tests: T34 T35 T36
129 1/1 cnt_en = 1'b0;
Tests: T34 T35 T36
130
131 // Detected outputs
132 1/1 event_detected_o = 1'b0;
Tests: T34 T35 T36
133 1/1 event_detected_pulse_o = 1'b0;
Tests: T34 T35 T36
134
135 // Threshold select
136 // 0: debounce
137 // 1: detect
138 1/1 thresh_sel = 1'b0;
Tests: T34 T35 T36
139
140 1/1 unique case (state_q)
Tests: T34 T35 T36
141 ////////////////////////////////////////////
142 // We are waiting for the event to occur.
143 // This can be either a specific level or edge,
144 // depending on the configuration.
145 IdleSt: begin
146 // Stay here if the detector is disabled.
147 1/1 if (trigger_event && cfg_enable_i) begin
Tests: T34 T35 T36
148 1/1 state_d = DebounceSt;
Tests: T34 T35 T36
149 1/1 cnt_en = 1'b1;
Tests: T34 T35 T36
150 end
MISSING_ELSE
151 end
152 ////////////////////////////////////////////
153 // If an event has occurred, we back off for
154 // the amount of debounce cycles configured.
155 // Once the timer has expired, we sample the
156 // signal again and check whether it has the
157 // correct level. If so, we move on to the
158 // detection stage, otherwise we fall back.
159 DebounceSt: begin
160 1/1 cnt_en = 1'b1;
Tests: T34 T35 T36
161 // Unconditionally go back to idle if the detector is disabled.
162 1/1 if (!cfg_enable_i) begin
Tests: T34 T35 T36
163 1/1 state_d = IdleSt;
Tests: T35 T69
164 1/1 cnt_clr = 1'b1;
Tests: T35 T69
165 1/1 end else if (cnt_done) begin
Tests: T34 T35 T36
166 1/1 cnt_clr = 1'b1;
Tests: T34 T35 T36
167 1/1 if (trigger_active) begin
Tests: T34 T35 T36
168 1/1 state_d = DetectSt;
Tests: T34 T35 T36
169 end else begin
170 1/1 state_d = IdleSt;
Tests: T35 T69 T129
171 end
172 end
MISSING_ELSE
173 end
174 ////////////////////////////////////////////
175 // Once the debounce period has passed, we
176 // check whether the signal remains stable
177 // throughout the entire detection period.
178 // If it is not stable at any cycle, we fall
179 // back to idle.
180 DetectSt: begin
181 1/1 thresh_sel = 1'b1;
Tests: T34 T35 T36
182 1/1 cnt_en = 1'b1;
Tests: T34 T35 T36
183 // Go back to idle if either the trigger level is not active anymore, or if the
184 // detector is disabled.
185 1/1 if (!cfg_enable_i || !trigger_active) begin
Tests: T34 T35 T36
186 1/1 state_d = IdleSt;
Tests: T35 T94 T95
187 1/1 cnt_clr = 1'b1;
Tests: T35 T94 T95
188 // If the trigger is active, count up.
189 end else begin
190 1/1 if (cnt_done) begin
Tests: T34 T35 T36
191 1/1 state_d = StableSt;
Tests: T34 T35 T36
192 1/1 cnt_clr = 1'b1;
Tests: T34 T35 T36
193 1/1 event_detected_o = 1'b1;
Tests: T34 T35 T36
194 1/1 event_detected_pulse_o = 1'b1;
Tests: T34 T35 T36
195 end
MISSING_ELSE
196 end
197 end
198 ////////////////////////////////////////////
199 // At this point we have detected the event
200 // and monitor whether the signal remains stable.
201 StableSt: begin
202 // Go back to idle if either the trigger level is not active anymore, or if the detector is
203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order
204 // to go back to the idle state.
205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin
Tests: T34 T35 T36
206 1/1 state_d = IdleSt;
Tests: T34 T35 T36
207 // Otherwise keep the event detected output signal high.
208 end else begin
209 1/1 event_detected_o = 1'b1;
Tests: T34 T35 T36
210 end
211 end
212 ////////////////////////////////////////////
213 // This is a full case statement
214 default: ;
Exclude Annotation: VC_COV_UNR
215 endcase // state_q
216 end
217
218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg
219 1/1 if (!rst_ni) begin
Tests: T4 T5 T6
220 1/1 state_q <= IdleSt;
Tests: T4 T5 T6
221 end else begin
222 1/1 state_q <= state_d;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Total | Covered | Percent |
Conditions | 19 | 19 | 100.00 |
Logical | 19 | 19 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T34,T35,T36 |
1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T34,T35,T36 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T34,T35,T36 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T34,T35,T36 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Covered | T34,T35,T36 |
1 | 1 | Covered | T34,T35,T36 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T34,T35,T36 |
0 | 1 | Covered | T35,T94,T95 |
1 | 0 | Covered | T35,T94,T95 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T34,T35,T36 |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Covered | T131 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T34,T35,T36 |
1 | - | Covered | T34,T35,T36 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T34,T35,T36 |
DetectSt |
168 |
Covered |
T34,T35,T36 |
IdleSt |
163 |
Covered |
T4,T5,T6 |
StableSt |
191 |
Covered |
T34,T35,T36 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T34,T35,T36 |
DebounceSt->IdleSt |
163 |
Covered |
T35,T69,T129 |
DetectSt->IdleSt |
186 |
Covered |
T35,T94,T95 |
DetectSt->StableSt |
191 |
Covered |
T34,T35,T36 |
IdleSt->DebounceSt |
148 |
Covered |
T34,T35,T36 |
StableSt->IdleSt |
206 |
Covered |
T34,T35,T36 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Line No. | Total | Covered | Percent |
Branches |
|
20 |
20 |
100.00 |
TERNARY |
92 |
3 |
3 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
11 |
11 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
92 assign cnt_d = (cnt_clr) ? '0 :
-1-
==>
93 (cnt_en) ? cnt_q + 1'b1 :
-2-
==>
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T34,T35,T36 |
0 |
1 |
Covered |
T34,T35,T36 |
0 |
0 |
Covered |
T4,T5,T6 |
99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) :
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T34,T35,T36 |
0 |
Covered |
T4,T5,T6 |
104 if (!rst_ni) begin
-1-
105 cnt_q <= '0;
==>
106 end else begin
107 cnt_q <= cnt_d;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
140 unique case (state_q)
-1-
141 ////////////////////////////////////////////
142 // We are waiting for the event to occur.
143 // This can be either a specific level or edge,
144 // depending on the configuration.
145 IdleSt: begin
146 // Stay here if the detector is disabled.
147 if (trigger_event && cfg_enable_i) begin
-2-
148 state_d = DebounceSt;
==>
149 cnt_en = 1'b1;
150 end
MISSING_ELSE
==>
151 end
152 ////////////////////////////////////////////
153 // If an event has occurred, we back off for
154 // the amount of debounce cycles configured.
155 // Once the timer has expired, we sample the
156 // signal again and check whether it has the
157 // correct level. If so, we move on to the
158 // detection stage, otherwise we fall back.
159 DebounceSt: begin
160 cnt_en = 1'b1;
161 // Unconditionally go back to idle if the detector is disabled.
162 if (!cfg_enable_i) begin
-3-
163 state_d = IdleSt;
==>
164 cnt_clr = 1'b1;
165 end else if (cnt_done) begin
-4-
166 cnt_clr = 1'b1;
167 if (trigger_active) begin
-5-
168 state_d = DetectSt;
==>
169 end else begin
170 state_d = IdleSt;
==>
171 end
172 end
MISSING_ELSE
==>
173 end
174 ////////////////////////////////////////////
175 // Once the debounce period has passed, we
176 // check whether the signal remains stable
177 // throughout the entire detection period.
178 // If it is not stable at any cycle, we fall
179 // back to idle.
180 DetectSt: begin
181 thresh_sel = 1'b1;
182 cnt_en = 1'b1;
183 // Go back to idle if either the trigger level is not active anymore, or if the
184 // detector is disabled.
185 if (!cfg_enable_i || !trigger_active) begin
-6-
186 state_d = IdleSt;
==>
187 cnt_clr = 1'b1;
188 // If the trigger is active, count up.
189 end else begin
190 if (cnt_done) begin
-7-
191 state_d = StableSt;
==>
192 cnt_clr = 1'b1;
193 event_detected_o = 1'b1;
194 event_detected_pulse_o = 1'b1;
195 end
MISSING_ELSE
==>
196 end
197 end
198 ////////////////////////////////////////////
199 // At this point we have detected the event
200 // and monitor whether the signal remains stable.
201 StableSt: begin
202 // Go back to idle if either the trigger level is not active anymore, or if the detector is
203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order
204 // to go back to the idle state.
205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin
-8-
206 state_d = IdleSt;
==>
207 // Otherwise keep the event detected output signal high.
208 end else begin
209 event_detected_o = 1'b1;
==>
210 end
211 end
212 ////////////////////////////////////////////
213 // This is a full case statement
214 default: ;
==> (Excluded)
Exclude Annotation: VC_COV_UNR
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T34,T35,T36 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T34,T35,T36 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T35,T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T34,T35,T36 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T35,T69,T129 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T34,T35,T36 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T35,T94,T95 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T34,T35,T36 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T34,T35,T36 |
|
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T34,T35,T36 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T34,T35,T36 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
219 if (!rst_ni) begin
-1-
220 state_q <= IdleSt;
==>
221 end else begin
222 state_q <= state_d;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
3284 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
18 |
0 |
0 |
T35 |
0 |
16 |
0 |
0 |
T36 |
0 |
58 |
0 |
0 |
T58 |
0 |
8 |
0 |
0 |
T59 |
0 |
60 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
16 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T94 |
0 |
24 |
0 |
0 |
T95 |
0 |
44 |
0 |
0 |
T96 |
0 |
54 |
0 |
0 |
T97 |
0 |
32 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
113385 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
504 |
0 |
0 |
T35 |
0 |
225 |
0 |
0 |
T36 |
0 |
2204 |
0 |
0 |
T58 |
0 |
269 |
0 |
0 |
T59 |
0 |
1800 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
664 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T94 |
0 |
905 |
0 |
0 |
T95 |
0 |
1060 |
0 |
0 |
T96 |
0 |
1836 |
0 |
0 |
T97 |
0 |
837 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7351332 |
0 |
0 |
T1 |
488 |
87 |
0 |
0 |
T4 |
496 |
95 |
0 |
0 |
T5 |
424 |
23 |
0 |
0 |
T6 |
455 |
54 |
0 |
0 |
T14 |
792 |
391 |
0 |
0 |
T15 |
502 |
101 |
0 |
0 |
T16 |
777 |
376 |
0 |
0 |
T17 |
429 |
28 |
0 |
0 |
T18 |
407 |
6 |
0 |
0 |
T23 |
455 |
54 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
461 |
0 |
0 |
T35 |
5877 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T94 |
0 |
7 |
0 |
0 |
T95 |
0 |
19 |
0 |
0 |
T96 |
0 |
27 |
0 |
0 |
T97 |
0 |
16 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T144 |
0 |
24 |
0 |
0 |
T146 |
0 |
26 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T304 |
0 |
13 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
87396 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
26 |
0 |
0 |
T35 |
0 |
289 |
0 |
0 |
T36 |
0 |
2652 |
0 |
0 |
T47 |
0 |
1740 |
0 |
0 |
T59 |
0 |
899 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
438 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
1233 |
0 |
0 |
T292 |
0 |
485 |
0 |
0 |
T293 |
0 |
401 |
0 |
0 |
T294 |
0 |
2121 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
969 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T47 |
0 |
25 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
5 |
0 |
0 |
T292 |
0 |
24 |
0 |
0 |
T293 |
0 |
7 |
0 |
0 |
T294 |
0 |
25 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
6869162 |
0 |
0 |
T1 |
488 |
87 |
0 |
0 |
T4 |
496 |
95 |
0 |
0 |
T5 |
424 |
23 |
0 |
0 |
T6 |
455 |
54 |
0 |
0 |
T14 |
792 |
391 |
0 |
0 |
T15 |
502 |
101 |
0 |
0 |
T16 |
777 |
376 |
0 |
0 |
T17 |
429 |
28 |
0 |
0 |
T18 |
407 |
6 |
0 |
0 |
T23 |
455 |
54 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
6870902 |
0 |
0 |
T1 |
488 |
88 |
0 |
0 |
T4 |
496 |
96 |
0 |
0 |
T5 |
424 |
24 |
0 |
0 |
T6 |
455 |
55 |
0 |
0 |
T14 |
792 |
392 |
0 |
0 |
T15 |
502 |
102 |
0 |
0 |
T16 |
777 |
377 |
0 |
0 |
T17 |
429 |
29 |
0 |
0 |
T18 |
407 |
7 |
0 |
0 |
T23 |
455 |
55 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
1654 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
9 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
9 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T94 |
0 |
12 |
0 |
0 |
T95 |
0 |
22 |
0 |
0 |
T96 |
0 |
27 |
0 |
0 |
T97 |
0 |
16 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
1630 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
7 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
7 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T94 |
0 |
12 |
0 |
0 |
T95 |
0 |
22 |
0 |
0 |
T96 |
0 |
27 |
0 |
0 |
T97 |
0 |
16 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
969 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T47 |
0 |
25 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
5 |
0 |
0 |
T292 |
0 |
24 |
0 |
0 |
T293 |
0 |
7 |
0 |
0 |
T294 |
0 |
25 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
969 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T47 |
0 |
25 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
5 |
0 |
0 |
T292 |
0 |
24 |
0 |
0 |
T293 |
0 |
7 |
0 |
0 |
T294 |
0 |
25 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
86319 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
17 |
0 |
0 |
T35 |
0 |
284 |
0 |
0 |
T36 |
0 |
2622 |
0 |
0 |
T47 |
0 |
1713 |
0 |
0 |
T59 |
0 |
869 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
433 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
1225 |
0 |
0 |
T292 |
0 |
461 |
0 |
0 |
T293 |
0 |
392 |
0 |
0 |
T294 |
0 |
2095 |
0 |
0 |
gen_high_event_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7356558 |
0 |
0 |
T1 |
488 |
88 |
0 |
0 |
T4 |
496 |
96 |
0 |
0 |
T5 |
424 |
24 |
0 |
0 |
T6 |
455 |
55 |
0 |
0 |
T14 |
792 |
392 |
0 |
0 |
T15 |
502 |
102 |
0 |
0 |
T16 |
777 |
377 |
0 |
0 |
T17 |
429 |
29 |
0 |
0 |
T18 |
407 |
7 |
0 |
0 |
T23 |
455 |
55 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7356558 |
0 |
0 |
T1 |
488 |
88 |
0 |
0 |
T4 |
496 |
96 |
0 |
0 |
T5 |
424 |
24 |
0 |
0 |
T6 |
455 |
55 |
0 |
0 |
T14 |
792 |
392 |
0 |
0 |
T15 |
502 |
102 |
0 |
0 |
T16 |
777 |
377 |
0 |
0 |
T17 |
429 |
29 |
0 |
0 |
T18 |
407 |
7 |
0 |
0 |
T23 |
455 |
55 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
848 |
0 |
0 |
T8 |
1715 |
0 |
0 |
0 |
T10 |
484 |
0 |
0 |
0 |
T11 |
1088 |
0 |
0 |
0 |
T34 |
6682 |
9 |
0 |
0 |
T35 |
0 |
5 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
T47 |
0 |
23 |
0 |
0 |
T59 |
0 |
30 |
0 |
0 |
T66 |
423 |
0 |
0 |
0 |
T67 |
492 |
0 |
0 |
0 |
T68 |
505 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T74 |
439 |
0 |
0 |
0 |
T75 |
526 |
0 |
0 |
0 |
T76 |
403 |
0 |
0 |
0 |
T142 |
0 |
2 |
0 |
0 |
T292 |
0 |
24 |
0 |
0 |
T293 |
0 |
5 |
0 |
0 |
T294 |
0 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Line No. | Total | Covered | Percent |
TOTAL | | 46 | 46 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
ALWAYS | 69 | 3 | 3 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
ALWAYS | 104 | 3 | 3 | 100.00 |
ALWAYS | 125 | 32 | 32 | 100.00 |
ALWAYS | 219 | 3 | 3 | 100.00 |
59 end else begin : gen_trigger_active_high
60 1/1 assign trigger_active = (trigger_i == 1'b1);
Tests: T34 T35 T36
61 end
62
63 // In case of edge events, we also need to detect the transition.
64 logic trigger_event;
65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge
66 // This flop is always active, no matter the enable state.
67 logic trigger_active_q;
68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg
69 1/1 if (!rst_ni) begin
Tests: T4 T5 T6
70 1/1 trigger_active_q <= 1'b0;
Tests: T4 T5 T6
71 end else begin
72 1/1 trigger_active_q <= trigger_active;
Tests: T4 T5 T6
73 end
74 end
75
76 1/1 assign trigger_event = trigger_active & ~trigger_active_q;
Tests: T4 T5 T6
77 // In case of level events, the event is equal to the level being active.
78 end else begin : gen_trigger_event_level
79 assign trigger_event = trigger_active;
80 end
81
82 /////////////////
83 // Timer Logic //
84 /////////////////
85
86 // Take the maximum width of both timer values.
87 localparam int unsigned TimerWidth =
88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth;
89
90 logic cnt_en, cnt_clr;
91 logic [TimerWidth-1:0] cnt_d, cnt_q;
92 1/1 assign cnt_d = (cnt_clr) ? '0 :
Tests: T35 T36 T37
93 (cnt_en) ? cnt_q + 1'b1 :
94 cnt_q;
95
96
97 logic cnt_done, thresh_sel;
98 logic [TimerWidth-1:0] thresh;
99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) :
Tests: T6 T1 T19
100 TimerWidth'(cfg_debounce_timer_i);
101 1/1 assign cnt_done = (cnt_q >= thresh);
Tests: T6 T1 T19
102
103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg
104 1/1 if (!rst_ni) begin
Tests: T4 T5 T6
105 1/1 cnt_q <= '0;
Tests: T4 T5 T6
106 end else begin
107 1/1 cnt_q <= cnt_d;
Tests: T4 T5 T6
108 end
109 end
110
111 /////////
112 // FSM //
113 /////////
114
115 typedef enum logic [1:0] {
116 IdleSt,
117 DebounceSt,
118 DetectSt,
119 StableSt
120 } state_t;
121
122 state_t state_d, state_q;
123
124 always_comb begin : p_fsm
125 1/1 state_d = state_q;
Tests: T4 T5 T6
126
127 // Counter controls (clear has priority).
128 1/1 cnt_clr = 1'b0;
Tests: T4 T5 T6
129 1/1 cnt_en = 1'b0;
Tests: T4 T5 T6
130
131 // Detected outputs
132 1/1 event_detected_o = 1'b0;
Tests: T4 T5 T6
133 1/1 event_detected_pulse_o = 1'b0;
Tests: T4 T5 T6
134
135 // Threshold select
136 // 0: debounce
137 // 1: detect
138 1/1 thresh_sel = 1'b0;
Tests: T4 T5 T6
139
140 1/1 unique case (state_q)
Tests: T4 T5 T6
141 ////////////////////////////////////////////
142 // We are waiting for the event to occur.
143 // This can be either a specific level or edge,
144 // depending on the configuration.
145 IdleSt: begin
146 // Stay here if the detector is disabled.
147 1/1 if (trigger_event && cfg_enable_i) begin
Tests: T4 T5 T6
148 1/1 state_d = DebounceSt;
Tests: T35 T36 T37
149 1/1 cnt_en = 1'b1;
Tests: T35 T36 T37
150 end
MISSING_ELSE
151 end
152 ////////////////////////////////////////////
153 // If an event has occurred, we back off for
154 // the amount of debounce cycles configured.
155 // Once the timer has expired, we sample the
156 // signal again and check whether it has the
157 // correct level. If so, we move on to the
158 // detection stage, otherwise we fall back.
159 DebounceSt: begin
160 1/1 cnt_en = 1'b1;
Tests: T35 T36 T37
161 // Unconditionally go back to idle if the detector is disabled.
162 1/1 if (!cfg_enable_i) begin
Tests: T35 T36 T37
163 1/1 state_d = IdleSt;
Tests: T35 T69
164 1/1 cnt_clr = 1'b1;
Tests: T35 T69
165 1/1 end else if (cnt_done) begin
Tests: T35 T36 T37
166 1/1 cnt_clr = 1'b1;
Tests: T35 T36 T37
167 1/1 if (trigger_active) begin
Tests: T35 T36 T37
168 1/1 state_d = DetectSt;
Tests: T35 T36 T37
169 end else begin
170 1/1 state_d = IdleSt;
Tests: T37 T47 T296
171 end
172 end
MISSING_ELSE
173 end
174 ////////////////////////////////////////////
175 // Once the debounce period has passed, we
176 // check whether the signal remains stable
177 // throughout the entire detection period.
178 // If it is not stable at any cycle, we fall
179 // back to idle.
180 DetectSt: begin
181 1/1 thresh_sel = 1'b1;
Tests: T35 T36 T37
182 1/1 cnt_en = 1'b1;
Tests: T35 T36 T37
183 // Go back to idle if either the trigger level is not active anymore, or if the
184 // detector is disabled.
185 1/1 if (!cfg_enable_i || !trigger_active) begin
Tests: T35 T36 T37
186 1/1 state_d = IdleSt;
Tests: T35 T69 T299
187 1/1 cnt_clr = 1'b1;
Tests: T35 T69 T299
188 // If the trigger is active, count up.
189 end else begin
190 1/1 if (cnt_done) begin
Tests: T35 T36 T37
191 1/1 state_d = StableSt;
Tests: T35 T36 T37
192 1/1 cnt_clr = 1'b1;
Tests: T35 T36 T37
193 1/1 event_detected_o = 1'b1;
Tests: T35 T36 T37
194 1/1 event_detected_pulse_o = 1'b1;
Tests: T35 T36 T37
195 end
MISSING_ELSE
196 end
197 end
198 ////////////////////////////////////////////
199 // At this point we have detected the event
200 // and monitor whether the signal remains stable.
201 StableSt: begin
202 // Go back to idle if either the trigger level is not active anymore, or if the detector is
203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order
204 // to go back to the idle state.
205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin
Tests: T35 T36 T37
206 1/1 state_d = IdleSt;
Tests: T35 T36 T37
207 // Otherwise keep the event detected output signal high.
208 end else begin
209 1/1 event_detected_o = 1'b1;
Tests: T35 T36 T37
210 end
211 end
212 ////////////////////////////////////////////
213 // This is a full case statement
214 default: ;
Exclude Annotation: VC_COV_UNR
215 endcase // state_q
216 end
217
218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg
219 1/1 if (!rst_ni) begin
Tests: T4 T5 T6
220 1/1 state_q <= IdleSt;
Tests: T4 T5 T6
221 end else begin
222 1/1 state_q <= state_d;
Tests: T4 T5 T6
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Total | Covered | Percent |
Conditions | 22 | 21 | 95.45 |
Logical | 22 | 21 | 95.45 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
-1- | Status | Tests |
0 | Covered | T34,T35,T36 |
1 | Covered | T4,T5,T6 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T4,T5,T6 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T35,T36,T37 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T35,T36,T37 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T35,T36,T37 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T34,T35,T36 |
1 | 0 | Covered | T28,T82,T34 |
1 | 1 | Covered | T35,T36,T37 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T35,T36,T37 |
0 | 1 | Covered | T35,T299,T308 |
1 | 0 | Covered | T35,T69 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T35,T36,T37 |
0 | 1 | Covered | T36,T37,T44 |
1 | 0 | Not Covered | |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
-1- | -2- | Status | Tests |
0 | - | Covered | T35,T36,T37 |
1 | - | Covered | T35,T36,T37 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
| Total | Covered | Percent | |
States |
4 |
4 |
100.00 |
(Not included in score) |
Transitions |
6 |
6 |
100.00 |
|
Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
states | Line No. | Covered | Tests |
DebounceSt |
148 |
Covered |
T35,T36,T37 |
DetectSt |
168 |
Covered |
T35,T36,T37 |
IdleSt |
163 |
Covered |
T4,T5,T6 |
StableSt |
191 |
Covered |
T35,T36,T37 |
transitions | Line No. | Covered | Tests |
DebounceSt->DetectSt |
168 |
Covered |
T35,T36,T37 |
DebounceSt->IdleSt |
163 |
Covered |
T35,T37,T69 |
DetectSt->IdleSt |
186 |
Covered |
T35,T69,T299 |
DetectSt->StableSt |
191 |
Covered |
T35,T36,T37 |
IdleSt->DebounceSt |
148 |
Covered |
T35,T36,T37 |
StableSt->IdleSt |
206 |
Covered |
T35,T36,T37 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Line No. | Total | Covered | Percent |
Branches |
|
22 |
22 |
100.00 |
TERNARY |
92 |
3 |
3 |
100.00 |
TERNARY |
99 |
2 |
2 |
100.00 |
IF |
104 |
2 |
2 |
100.00 |
CASE |
140 |
11 |
11 |
100.00 |
IF |
219 |
2 |
2 |
100.00 |
IF |
69 |
2 |
2 |
100.00 |
92 assign cnt_d = (cnt_clr) ? '0 :
-1-
==>
93 (cnt_en) ? cnt_q + 1'b1 :
-2-
==>
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T35,T36,T37 |
0 |
1 |
Covered |
T35,T36,T37 |
0 |
0 |
Covered |
T4,T5,T6 |
99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) :
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T35,T36,T37 |
0 |
Covered |
T4,T5,T6 |
104 if (!rst_ni) begin
-1-
105 cnt_q <= '0;
==>
106 end else begin
107 cnt_q <= cnt_d;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
140 unique case (state_q)
-1-
141 ////////////////////////////////////////////
142 // We are waiting for the event to occur.
143 // This can be either a specific level or edge,
144 // depending on the configuration.
145 IdleSt: begin
146 // Stay here if the detector is disabled.
147 if (trigger_event && cfg_enable_i) begin
-2-
148 state_d = DebounceSt;
==>
149 cnt_en = 1'b1;
150 end
MISSING_ELSE
==>
151 end
152 ////////////////////////////////////////////
153 // If an event has occurred, we back off for
154 // the amount of debounce cycles configured.
155 // Once the timer has expired, we sample the
156 // signal again and check whether it has the
157 // correct level. If so, we move on to the
158 // detection stage, otherwise we fall back.
159 DebounceSt: begin
160 cnt_en = 1'b1;
161 // Unconditionally go back to idle if the detector is disabled.
162 if (!cfg_enable_i) begin
-3-
163 state_d = IdleSt;
==>
164 cnt_clr = 1'b1;
165 end else if (cnt_done) begin
-4-
166 cnt_clr = 1'b1;
167 if (trigger_active) begin
-5-
168 state_d = DetectSt;
==>
169 end else begin
170 state_d = IdleSt;
==>
171 end
172 end
MISSING_ELSE
==>
173 end
174 ////////////////////////////////////////////
175 // Once the debounce period has passed, we
176 // check whether the signal remains stable
177 // throughout the entire detection period.
178 // If it is not stable at any cycle, we fall
179 // back to idle.
180 DetectSt: begin
181 thresh_sel = 1'b1;
182 cnt_en = 1'b1;
183 // Go back to idle if either the trigger level is not active anymore, or if the
184 // detector is disabled.
185 if (!cfg_enable_i || !trigger_active) begin
-6-
186 state_d = IdleSt;
==>
187 cnt_clr = 1'b1;
188 // If the trigger is active, count up.
189 end else begin
190 if (cnt_done) begin
-7-
191 state_d = StableSt;
==>
192 cnt_clr = 1'b1;
193 event_detected_o = 1'b1;
194 event_detected_pulse_o = 1'b1;
195 end
MISSING_ELSE
==>
196 end
197 end
198 ////////////////////////////////////////////
199 // At this point we have detected the event
200 // and monitor whether the signal remains stable.
201 StableSt: begin
202 // Go back to idle if either the trigger level is not active anymore, or if the detector is
203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order
204 // to go back to the idle state.
205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin
-8-
206 state_d = IdleSt;
==>
207 // Otherwise keep the event detected output signal high.
208 end else begin
209 event_detected_o = 1'b1;
==>
210 end
211 end
212 ////////////////////////////////////////////
213 // This is a full case statement
214 default: ;
==> (Excluded)
Exclude Annotation: VC_COV_UNR
Branches:
-1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T35,T36,T37 |
|
IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T6 |
|
DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T35,T69 |
|
DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T35,T36,T37 |
|
DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T37,T47,T296 |
|
DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T35,T36,T37 |
|
DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T35,T69,T299 |
|
DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T35,T36,T37 |
|
DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T35,T36,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T35,T36,T37 |
|
StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T35,T36,T37 |
|
default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
219 if (!rst_ni) begin
-1-
220 state_q <= IdleSt;
==>
221 end else begin
222 state_q <= state_d;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
69 if (!rst_ni) begin
-1-
70 trigger_active_q <= 1'b0;
==>
71 end else begin
72 trigger_active_q <= trigger_active;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Assertion Details
CntClr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
698 |
0 |
0 |
T35 |
5877 |
8 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T69 |
0 |
8 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
8 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
2 |
0 |
0 |
CntIncr_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
34168 |
0 |
0 |
T35 |
5877 |
110 |
0 |
0 |
T36 |
0 |
415 |
0 |
0 |
T37 |
0 |
682 |
0 |
0 |
T43 |
0 |
183 |
0 |
0 |
T44 |
0 |
316 |
0 |
0 |
T45 |
0 |
540 |
0 |
0 |
T46 |
0 |
53 |
0 |
0 |
T69 |
0 |
293 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
332 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
36 |
0 |
0 |
CntNoWrap_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7353918 |
0 |
0 |
T1 |
488 |
87 |
0 |
0 |
T4 |
496 |
95 |
0 |
0 |
T5 |
424 |
23 |
0 |
0 |
T6 |
455 |
54 |
0 |
0 |
T14 |
792 |
391 |
0 |
0 |
T15 |
502 |
101 |
0 |
0 |
T16 |
777 |
376 |
0 |
0 |
T17 |
429 |
28 |
0 |
0 |
T18 |
407 |
6 |
0 |
0 |
T23 |
455 |
54 |
0 |
0 |
DetectStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
35 |
0 |
0 |
T35 |
5877 |
1 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T151 |
0 |
1 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T299 |
0 |
3 |
0 |
0 |
T308 |
0 |
4 |
0 |
0 |
T309 |
0 |
3 |
0 |
0 |
T310 |
0 |
5 |
0 |
0 |
T311 |
0 |
3 |
0 |
0 |
T312 |
0 |
3 |
0 |
0 |
T313 |
0 |
2 |
0 |
0 |
T314 |
0 |
9 |
0 |
0 |
DetectedOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
14793 |
0 |
0 |
T35 |
5877 |
110 |
0 |
0 |
T36 |
0 |
356 |
0 |
0 |
T37 |
0 |
138 |
0 |
0 |
T43 |
0 |
22 |
0 |
0 |
T44 |
0 |
24 |
0 |
0 |
T45 |
0 |
15 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T69 |
0 |
77 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
22 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
35 |
0 |
0 |
DetectedPulseOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
294 |
0 |
0 |
T35 |
5877 |
1 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
DisabledIdleSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7011320 |
0 |
0 |
T1 |
488 |
87 |
0 |
0 |
T4 |
496 |
95 |
0 |
0 |
T5 |
424 |
23 |
0 |
0 |
T6 |
455 |
54 |
0 |
0 |
T14 |
792 |
391 |
0 |
0 |
T15 |
502 |
101 |
0 |
0 |
T16 |
777 |
376 |
0 |
0 |
T17 |
429 |
28 |
0 |
0 |
T18 |
407 |
6 |
0 |
0 |
T23 |
455 |
54 |
0 |
0 |
DisabledNoDetection_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7012656 |
0 |
0 |
T1 |
488 |
88 |
0 |
0 |
T4 |
496 |
96 |
0 |
0 |
T5 |
424 |
24 |
0 |
0 |
T6 |
455 |
55 |
0 |
0 |
T14 |
792 |
392 |
0 |
0 |
T15 |
502 |
102 |
0 |
0 |
T16 |
777 |
377 |
0 |
0 |
T17 |
429 |
29 |
0 |
0 |
T18 |
407 |
7 |
0 |
0 |
T23 |
455 |
55 |
0 |
0 |
EnterDebounceSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
366 |
0 |
0 |
T35 |
5877 |
5 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
EnterDetectSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
332 |
0 |
0 |
T35 |
5877 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
3 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
EnterStableSt_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
294 |
0 |
0 |
T35 |
5877 |
1 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
PulseIsPulse_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
294 |
0 |
0 |
T35 |
5877 |
1 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
StayInStableSt
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
14483 |
0 |
0 |
T35 |
5877 |
109 |
0 |
0 |
T36 |
0 |
351 |
0 |
0 |
T37 |
0 |
135 |
0 |
0 |
T43 |
0 |
21 |
0 |
0 |
T44 |
0 |
22 |
0 |
0 |
T45 |
0 |
12 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T69 |
0 |
76 |
0 |
0 |
T78 |
946 |
0 |
0 |
0 |
T93 |
472 |
0 |
0 |
0 |
T100 |
8418 |
0 |
0 |
0 |
T130 |
0 |
18 |
0 |
0 |
T138 |
572 |
0 |
0 |
0 |
T139 |
1947 |
0 |
0 |
0 |
T140 |
502 |
0 |
0 |
0 |
T155 |
522 |
0 |
0 |
0 |
T156 |
432 |
0 |
0 |
0 |
T157 |
445 |
0 |
0 |
0 |
T292 |
0 |
34 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
7356558 |
0 |
0 |
T1 |
488 |
88 |
0 |
0 |
T4 |
496 |
96 |
0 |
0 |
T5 |
424 |
24 |
0 |
0 |
T6 |
455 |
55 |
0 |
0 |
T14 |
792 |
392 |
0 |
0 |
T15 |
502 |
102 |
0 |
0 |
T16 |
777 |
377 |
0 |
0 |
T17 |
429 |
29 |
0 |
0 |
T18 |
407 |
7 |
0 |
0 |
T23 |
455 |
55 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7811606 |
275 |
0 |
0 |
T36 |
12023 |
4 |
0 |
0 |
T37 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T52 |
915 |
0 |
0 |
0 |
T64 |
706 |
0 |
0 |
0 |
T87 |
488 |
0 |
0 |
0 |
T88 |
498 |
0 |
0 |
0 |
T130 |
0 |
4 |
0 |
0 |
T195 |
4420 |
0 |
0 |
0 |
T196 |
1131 |
0 |
0 |
0 |
T197 |
441 |
0 |
0 |
0 |
T198 |
1022 |
0 |
0 |
0 |
T199 |
2219 |
0 |
0 |
0 |
T292 |
0 |
1 |
0 |
0 |
T296 |
0 |
4 |
0 |
0 |