9601d3bbdd
Stage | Name | Tests | Max Job Runtime | Simulated Time | Passing | Total | Pass Rate |
---|---|---|---|---|---|---|---|
V1 | smoke | uart_smoke | 0 | 50 | 0.00 | ||
V1 | csr_hw_reset | uart_csr_hw_reset | 0.610s | 55.116us | 5 | 5 | 100.00 |
V1 | csr_rw | uart_csr_rw | 0.630s | 41.921us | 20 | 20 | 100.00 |
V1 | csr_bit_bash | uart_csr_bit_bash | 2.240s | 58.751us | 5 | 5 | 100.00 |
V1 | csr_aliasing | uart_csr_aliasing | 0.780s | 57.699us | 5 | 5 | 100.00 |
V1 | csr_mem_rw_with_rand_reset | uart_csr_mem_rw_with_rand_reset | 1.620s | 36.300us | 20 | 20 | 100.00 |
V1 | regwen_csr_and_corresponding_lockable_csr | uart_csr_rw | 0.630s | 41.921us | 20 | 20 | 100.00 |
uart_csr_aliasing | 0.780s | 57.699us | 5 | 5 | 100.00 | ||
V1 | TOTAL | 55 | 105 | 52.38 | |||
V2 | base_random_seq | uart_tx_rx | 0 | 50 | 0.00 | ||
V2 | parity | uart_smoke | 0 | 50 | 0.00 | ||
uart_tx_rx | 0 | 50 | 0.00 | ||||
V2 | parity_error | uart_intr | 0 | 50 | 0.00 | ||
uart_rx_parity_err | 0 | 50 | 0.00 | ||||
V2 | watermark | uart_tx_rx | 0 | 50 | 0.00 | ||
uart_intr | 0 | 50 | 0.00 | ||||
V2 | fifo_full | uart_fifo_full | 0 | 50 | 0.00 | ||
V2 | fifo_overflow | uart_fifo_overflow | 0 | 50 | 0.00 | ||
V2 | fifo_reset | uart_fifo_reset | 0 | 300 | 0.00 | ||
V2 | rx_frame_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_break_err | uart_intr | 0 | 50 | 0.00 | ||
V2 | rx_timeout | uart_intr | 0 | 50 | 0.00 | ||
V2 | perf | uart_perf | 0 | 50 | 0.00 | ||
V2 | sys_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | line_loopback | uart_loopback | 0 | 50 | 0.00 | ||
V2 | rx_noise_filter | uart_noise_filter | 0 | 50 | 0.00 | ||
V2 | rx_start_bit_filter | uart_rx_start_bit_filter | 0 | 50 | 0.00 | ||
V2 | tx_overide | uart_tx_ovrd | 0 | 50 | 0.00 | ||
V2 | rx_oversample | uart_rx_oversample | 0 | 50 | 0.00 | ||
V2 | long_b2b_transfer | uart_long_xfer_wo_dly | 0 | 50 | 0.00 | ||
V2 | stress_all | uart_stress_all | 0 | 50 | 0.00 | ||
V2 | stress_all_with_reset | uart_stress_all_with_rand_reset | 0 | 100 | 0.00 | ||
V2 | alert_test | uart_alert_test | 0 | 50 | 0.00 | ||
V2 | intr_test | uart_intr_test | 0.620s | 14.489us | 50 | 50 | 100.00 |
V2 | tl_d_oob_addr_access | uart_tl_errors | 2.360s | 274.965us | 20 | 20 | 100.00 |
V2 | tl_d_illegal_access | uart_tl_errors | 2.360s | 274.965us | 20 | 20 | 100.00 |
V2 | tl_d_outstanding_access | uart_csr_hw_reset | 0.610s | 55.116us | 5 | 5 | 100.00 |
uart_csr_rw | 0.630s | 41.921us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.780s | 57.699us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.760s | 56.082us | 20 | 20 | 100.00 | ||
V2 | tl_d_partial_access | uart_csr_hw_reset | 0.610s | 55.116us | 5 | 5 | 100.00 |
uart_csr_rw | 0.630s | 41.921us | 20 | 20 | 100.00 | ||
uart_csr_aliasing | 0.780s | 57.699us | 5 | 5 | 100.00 | ||
uart_same_csr_outstanding | 0.760s | 56.082us | 20 | 20 | 100.00 | ||
V2 | TOTAL | 90 | 1190 | 7.56 | |||
V2S | tl_intg_err | uart_sec_cm | 0 | 5 | 0.00 | ||
uart_tl_intg_err | 1.400s | 321.995us | 20 | 20 | 100.00 | ||
V2S | sec_cm_bus_integrity | uart_tl_intg_err | 1.400s | 321.995us | 20 | 20 | 100.00 |
V2S | TOTAL | 20 | 25 | 80.00 | |||
V3 | TOTAL | 0 | 0 | -- | |||
TOTAL | 165 | 1320 | 12.50 |
Items | Total | Written | Passing | Progress |
---|---|---|---|---|
V1 | 6 | 6 | 5 | 83.33 |
V2 | 19 | 19 | 3 | 15.79 |
V2S | 2 | 2 | 1 | 50.00 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | GROUP |
---|---|---|---|---|---|---|---|
65.84 | 64.36 | 63.61 | 96.20 | -- | 63.57 | 100.00 | 7.31 |
launch_task.returncode != *, err: * *:*:* * lswatcher.go:*] Failed to connect to Watcher service in the Envelope (you probably need to import _ "google3/tech/env/go/envelope"): generic::unimplemented: envrpc: no envelope available for service "chubby.googleapis.com" Failure to submit jobs: rpc error: code = Unavailable desc = The service is currently unavailable.
has 578 failures:
0.uart_smoke.38241084323616374697361271717295556209525363857037329874625013425322426410908
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_smoke/latest/run.log
1.uart_smoke.60934492373158891265074518135593197469540615692052513038306864588447566731261
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_smoke/latest/run.log
... and 26 more failures.
0.uart_fifo_full.28138553441057324927504378306416843593620780416510433075515184245588570881611
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_full/latest/run.log
1.uart_fifo_full.72469878242469143840657734356689645562594724145244936530752219625513934953718
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_full/latest/run.log
... and 26 more failures.
0.uart_fifo_reset.42024120297548834767584447354789454602565085037364270840929919460576077869407
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_reset/latest/run.log
1.uart_fifo_reset.59420712423401284024925785384614938817884451773869283955363457353629912233140
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_reset/latest/run.log
... and 126 more failures.
0.uart_intr.94156321055190088164135626293807838545714968603739457753129156843882826757255
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_intr/latest/run.log
1.uart_intr.75086481232810201572933936974341250423090798377249867049861438817634555288246
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_intr/latest/run.log
... and 26 more failures.
0.uart_rx_start_bit_filter.60895258402980276829980016686177652920000064203717721261488761893228841508479
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_start_bit_filter/latest/run.log
1.uart_rx_start_bit_filter.74111087014563495535795441221144620748869980409320606202731893971234633446047
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_start_bit_filter/latest/run.log
... and 26 more failures.
Job killed most likely because its dependent job failed.
has 577 failures:
0.uart_tx_rx.89583369155451095708304783582998942650523662919726381947934365154382424221533
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_tx_rx/latest/run.log
1.uart_tx_rx.45446995348659040108063993558198339737564367605486057197533530819763972472570
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_tx_rx/latest/run.log
... and 26 more failures.
0.uart_fifo_overflow.80645815023928686605602287556856309727927109444109228369257941331579301886170
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_fifo_overflow/latest/run.log
1.uart_fifo_overflow.102792811198931553711380811241494970422483003648167908429612472319836295007715
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_fifo_overflow/latest/run.log
... and 26 more failures.
0.uart_rx_oversample.29754658084228616976466208829213777057615441693830745377208578381716668976162
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_oversample/latest/run.log
1.uart_rx_oversample.26106493433784180441630037174618216664992718306948170682806488268778812504641
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_oversample/latest/run.log
... and 26 more failures.
0.uart_noise_filter.54764283101977185649327661810344855558572373931007871241035997917177299716436
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_noise_filter/latest/run.log
1.uart_noise_filter.112745816759482647650386096706702890709596811802088380971441227895147728020320
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_noise_filter/latest/run.log
... and 26 more failures.
0.uart_rx_parity_err.9830019202519997688718533338869475880094061220601470826175690049954646368542
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/0.uart_rx_parity_err/latest/run.log
1.uart_rx_parity_err.6555621175225204874647588785972467571585370322773496356650416008091616495018
Log /container/opentitan-public/scratch/os_regression/uart-sim-vcs/1.uart_rx_parity_err/latest/run.log
... and 26 more failures.