Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
1847 |
0 |
0 |
T2 |
1411456 |
68286 |
0 |
0 |
T3 |
627392 |
197104 |
0 |
0 |
T4 |
239322 |
541297 |
0 |
0 |
T5 |
351040 |
254685 |
0 |
0 |
T6 |
579956 |
12752 |
0 |
0 |
T7 |
331862 |
0 |
0 |
0 |
T8 |
1692656 |
792908 |
0 |
0 |
T9 |
171230 |
1274 |
0 |
0 |
T10 |
1091820 |
828538 |
0 |
0 |
T11 |
299317 |
242185 |
0 |
0 |
T12 |
0 |
32325 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
38512 |
38342 |
0 |
0 |
T2 |
1411456 |
1411336 |
0 |
0 |
T3 |
627392 |
627230 |
0 |
0 |
T4 |
239322 |
239306 |
0 |
0 |
T5 |
351040 |
351022 |
0 |
0 |
T6 |
579956 |
579810 |
0 |
0 |
T7 |
331862 |
331760 |
0 |
0 |
T8 |
1692656 |
1692502 |
0 |
0 |
T9 |
171230 |
171104 |
0 |
0 |
T10 |
1091820 |
1091798 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
38512 |
38342 |
0 |
0 |
T2 |
1411456 |
1411336 |
0 |
0 |
T3 |
627392 |
627230 |
0 |
0 |
T4 |
239322 |
239306 |
0 |
0 |
T5 |
351040 |
351022 |
0 |
0 |
T6 |
579956 |
579810 |
0 |
0 |
T7 |
331862 |
331760 |
0 |
0 |
T8 |
1692656 |
1692502 |
0 |
0 |
T9 |
171230 |
171104 |
0 |
0 |
T10 |
1091820 |
1091798 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
38512 |
38342 |
0 |
0 |
T2 |
1411456 |
1411336 |
0 |
0 |
T3 |
627392 |
627230 |
0 |
0 |
T4 |
239322 |
239306 |
0 |
0 |
T5 |
351040 |
351022 |
0 |
0 |
T6 |
579956 |
579810 |
0 |
0 |
T7 |
331862 |
331760 |
0 |
0 |
T8 |
1692656 |
1692502 |
0 |
0 |
T9 |
171230 |
171104 |
0 |
0 |
T10 |
1091820 |
1091798 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
1847 |
0 |
0 |
T2 |
1411456 |
68286 |
0 |
0 |
T3 |
627392 |
197104 |
0 |
0 |
T4 |
239322 |
541297 |
0 |
0 |
T5 |
351040 |
254685 |
0 |
0 |
T6 |
579956 |
12752 |
0 |
0 |
T7 |
331862 |
0 |
0 |
0 |
T8 |
1692656 |
792908 |
0 |
0 |
T9 |
171230 |
1274 |
0 |
0 |
T10 |
1091820 |
828538 |
0 |
0 |
T11 |
299317 |
242185 |
0 |
0 |
T12 |
0 |
32325 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1716004182 |
0 |
0 |
T2 |
705728 |
66660 |
0 |
0 |
T3 |
313696 |
0 |
0 |
0 |
T4 |
119661 |
310146 |
0 |
0 |
T5 |
175520 |
125143 |
0 |
0 |
T6 |
289978 |
10 |
0 |
0 |
T7 |
165931 |
0 |
0 |
0 |
T8 |
846328 |
706539 |
0 |
0 |
T9 |
85615 |
10 |
0 |
0 |
T10 |
545910 |
416647 |
0 |
0 |
T11 |
299317 |
17177 |
0 |
0 |
T12 |
0 |
32325 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1716004182 |
0 |
0 |
T2 |
705728 |
66660 |
0 |
0 |
T3 |
313696 |
0 |
0 |
0 |
T4 |
119661 |
310146 |
0 |
0 |
T5 |
175520 |
125143 |
0 |
0 |
T6 |
289978 |
10 |
0 |
0 |
T7 |
165931 |
0 |
0 |
0 |
T8 |
846328 |
706539 |
0 |
0 |
T9 |
85615 |
10 |
0 |
0 |
T10 |
545910 |
416647 |
0 |
0 |
T11 |
299317 |
17177 |
0 |
0 |
T12 |
0 |
32325 |
0 |
0 |
T13 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T11,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T11,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
628932104 |
0 |
0 |
T1 |
19256 |
1847 |
0 |
0 |
T2 |
705728 |
1626 |
0 |
0 |
T3 |
313696 |
197104 |
0 |
0 |
T4 |
119661 |
231151 |
0 |
0 |
T5 |
175520 |
129542 |
0 |
0 |
T6 |
289978 |
12742 |
0 |
0 |
T7 |
165931 |
0 |
0 |
0 |
T8 |
846328 |
86369 |
0 |
0 |
T9 |
85615 |
1264 |
0 |
0 |
T10 |
545910 |
411891 |
0 |
0 |
T11 |
0 |
225008 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
19256 |
19171 |
0 |
0 |
T2 |
705728 |
705668 |
0 |
0 |
T3 |
313696 |
313615 |
0 |
0 |
T4 |
119661 |
119653 |
0 |
0 |
T5 |
175520 |
175511 |
0 |
0 |
T6 |
289978 |
289905 |
0 |
0 |
T7 |
165931 |
165880 |
0 |
0 |
T8 |
846328 |
846251 |
0 |
0 |
T9 |
85615 |
85552 |
0 |
0 |
T10 |
545910 |
545899 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
628932104 |
0 |
0 |
T1 |
19256 |
1847 |
0 |
0 |
T2 |
705728 |
1626 |
0 |
0 |
T3 |
313696 |
197104 |
0 |
0 |
T4 |
119661 |
231151 |
0 |
0 |
T5 |
175520 |
129542 |
0 |
0 |
T6 |
289978 |
12742 |
0 |
0 |
T7 |
165931 |
0 |
0 |
0 |
T8 |
846328 |
86369 |
0 |
0 |
T9 |
85615 |
1264 |
0 |
0 |
T10 |
545910 |
411891 |
0 |
0 |
T11 |
0 |
225008 |
0 |
0 |