Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
2615 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
2615 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
Summary for Variable cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
11 |
0 |
11 |
100.00 |
User Defined Bins for cp_rst_pos
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
values[0] |
4556 |
1 |
|
|
T1 |
2 |
|
T2 |
2 |
|
T3 |
2 |
values[1] |
43 |
1 |
|
|
T34 |
1 |
|
T37 |
2 |
|
T38 |
1 |
values[2] |
55 |
1 |
|
|
T27 |
1 |
|
T34 |
2 |
|
T35 |
2 |
values[3] |
47 |
1 |
|
|
T23 |
1 |
|
T20 |
2 |
|
T35 |
2 |
values[4] |
68 |
1 |
|
|
T23 |
3 |
|
T20 |
1 |
|
T33 |
1 |
values[5] |
61 |
1 |
|
|
T20 |
1 |
|
T33 |
2 |
|
T324 |
1 |
values[6] |
68 |
1 |
|
|
T27 |
2 |
|
T33 |
3 |
|
T34 |
1 |
values[7] |
46 |
1 |
|
|
T27 |
2 |
|
T38 |
1 |
|
T109 |
1 |
values[8] |
65 |
1 |
|
|
T23 |
1 |
|
T20 |
1 |
|
T27 |
1 |
values[9] |
76 |
1 |
|
|
T23 |
2 |
|
T20 |
1 |
|
T33 |
1 |
values[10] |
98 |
1 |
|
|
T36 |
1 |
|
T37 |
1 |
|
T38 |
2 |
Summary for Cross uart_reset_cg_cc
Samples crossed: cp_dir cp_rst_pos
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
22 |
0 |
22 |
100.00 |
|
Automatically Generated Cross Bins for uart_reset_cg_cc
Bins
cp_dir | cp_rst_pos | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[UartTx] |
values[0] |
2372 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartTx] |
values[1] |
14 |
1 |
|
|
T38 |
1 |
|
T74 |
1 |
|
T109 |
1 |
auto[UartTx] |
values[2] |
20 |
1 |
|
|
T34 |
1 |
|
T35 |
1 |
|
T37 |
1 |
auto[UartTx] |
values[3] |
14 |
1 |
|
|
T20 |
1 |
|
T37 |
1 |
|
T90 |
1 |
auto[UartTx] |
values[4] |
31 |
1 |
|
|
T23 |
2 |
|
T20 |
1 |
|
T35 |
1 |
auto[UartTx] |
values[5] |
26 |
1 |
|
|
T33 |
1 |
|
T307 |
1 |
|
T112 |
1 |
auto[UartTx] |
values[6] |
28 |
1 |
|
|
T33 |
2 |
|
T34 |
1 |
|
T324 |
1 |
auto[UartTx] |
values[7] |
11 |
1 |
|
|
T27 |
1 |
|
T109 |
1 |
|
T324 |
1 |
auto[UartTx] |
values[8] |
23 |
1 |
|
|
T23 |
1 |
|
T35 |
1 |
|
T37 |
1 |
auto[UartTx] |
values[9] |
27 |
1 |
|
|
T20 |
1 |
|
T39 |
2 |
|
T74 |
1 |
auto[UartTx] |
values[10] |
29 |
1 |
|
|
T37 |
1 |
|
T38 |
1 |
|
T39 |
1 |
auto[UartRx] |
values[0] |
2184 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T3 |
1 |
auto[UartRx] |
values[1] |
29 |
1 |
|
|
T34 |
1 |
|
T37 |
2 |
|
T109 |
1 |
auto[UartRx] |
values[2] |
35 |
1 |
|
|
T27 |
1 |
|
T34 |
1 |
|
T35 |
1 |
auto[UartRx] |
values[3] |
33 |
1 |
|
|
T23 |
1 |
|
T20 |
1 |
|
T35 |
2 |
auto[UartRx] |
values[4] |
37 |
1 |
|
|
T23 |
1 |
|
T33 |
1 |
|
T109 |
1 |
auto[UartRx] |
values[5] |
35 |
1 |
|
|
T20 |
1 |
|
T33 |
1 |
|
T324 |
1 |
auto[UartRx] |
values[6] |
40 |
1 |
|
|
T27 |
2 |
|
T33 |
1 |
|
T38 |
1 |
auto[UartRx] |
values[7] |
35 |
1 |
|
|
T27 |
1 |
|
T38 |
1 |
|
T324 |
2 |
auto[UartRx] |
values[8] |
42 |
1 |
|
|
T20 |
1 |
|
T27 |
1 |
|
T33 |
1 |
auto[UartRx] |
values[9] |
49 |
1 |
|
|
T23 |
2 |
|
T33 |
1 |
|
T39 |
1 |
auto[UartRx] |
values[10] |
69 |
1 |
|
|
T36 |
1 |
|
T38 |
1 |
|
T74 |
2 |