dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.58 100.00 70.83 87.50 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.34 97.62 70.83 88.89 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.67 96.45 63.89 92.99 85.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 92.50 95.00 90.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.58 100.00 70.83 87.50 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.34 97.62 70.83 88.89 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.67 96.45 63.89 92.99 85.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 92.50 95.00 90.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.38 100.00 61.54 80.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
80.50 90.48 61.54 70.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.67 96.45 63.89 92.99 85.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 70.00 80.00 60.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL2222100.00
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS16522100.00
CONT_ASSIGN17511100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 1 1
MISSING_ELSE
175 1 1
176 1 1
182 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions241770.83
Logical241770.83
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (3'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T19,T20

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((3'(gen_normal_fifo.wptr_value) - 3'(gen_normal_fifo.rptr_value))) : (((3'(Depth) - 3'(gen_normal_fifo.rptr_value)) + 3'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T6,T7

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T6,T7
110Not Covered
111CoveredT6,T7,T9

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T6,T7

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T19,T20

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 8 7 87.50
TERNARY 88 3 2 66.67
IF 70 3 3 100.00
IF 165 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Covered T1,T19,T20
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T6,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111207259 19408775 0 0
DepthKnown_A 111207259 111152621 0 0
RvalidKnown_A 111207259 111152621 0 0
WreadyKnown_A 111207259 111152621 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 111207259 19408775 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 19408775 0 0
T1 7265 5606 0 0
T2 402081 0 0 0
T3 403381 0 0 0
T4 404332 0 0 0
T5 401570 0 0 0
T6 406098 391886 0 0
T7 401957 399746 0 0
T9 0 399980 0 0
T18 401209 0 0 0
T19 7538 5486 0 0
T20 12815 9406 0 0
T21 0 1744 0 0
T58 0 399905 0 0
T59 0 1272 0 0
T60 0 399592 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 19408775 0 0
T1 7265 5606 0 0
T2 402081 0 0 0
T3 403381 0 0 0
T4 404332 0 0 0
T5 401570 0 0 0
T6 406098 391886 0 0
T7 401957 399746 0 0
T9 0 399980 0 0
T18 401209 0 0 0
T19 7538 5486 0 0
T20 12815 9406 0 0
T21 0 1744 0 0
T58 0 399905 0 0
T59 0 1272 0 0
T60 0 399592 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL2222100.00
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS16522100.00
CONT_ASSIGN17511100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18211100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 1 1
MISSING_ELSE
175 1 1
176 1 1
182 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions241770.83
Logical241770.83
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T19,T20

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T3

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT2,T3,T4

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T19,T20
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T19,T20

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 8 7 87.50
TERNARY 88 3 2 66.67
IF 70 3 3 100.00
IF 165 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Covered T1,T19,T20
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111207259 72121272 0 0
DepthKnown_A 111207259 111152621 0 0
RvalidKnown_A 111207259 111152621 0 0
WreadyKnown_A 111207259 111152621 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 111207259 72121272 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 72121272 0 0
T1 7265 5982 0 0
T2 402081 399836 0 0
T3 403381 402819 0 0
T4 404332 402986 0 0
T5 401570 400002 0 0
T6 406098 0 0 0
T7 401957 0 0 0
T8 0 398814 0 0
T10 0 400128 0 0
T18 401209 0 0 0
T19 7538 6284 0 0
T20 12815 11177 0 0
T21 0 2582 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 72121272 0 0
T1 7265 5982 0 0
T2 402081 399836 0 0
T3 403381 402819 0 0
T4 404332 402986 0 0
T5 401570 400002 0 0
T6 406098 0 0 0
T7 401957 0 0 0
T8 0 398814 0 0
T10 0 400128 0 0
T18 401209 0 0 0
T19 7538 6284 0 0
T20 12815 11177 0 0
T21 0 2582 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL2222100.00
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS16522100.00
CONT_ASSIGN17511100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 1 1
MISSING_ELSE
175 1 1
176 1 1
180 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions261661.54
Logical261661.54
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T4

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T4
110Not Covered
111CoveredT2,T3,T4

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T4

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 10 8 80.00
TERNARY 88 3 1 33.33
TERNARY 180 2 2 100.00
IF 70 3 3 100.00
IF 165 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T4


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111207259 26638 0 0
DepthKnown_A 111207259 111152621 0 0
RvalidKnown_A 111207259 111152621 0 0
WreadyKnown_A 111207259 111152621 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 111207259 26638 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 26638 0 0
T2 402081 109 0 0
T3 403381 109 0 0
T4 404332 133 0 0
T5 401570 109 0 0
T6 406098 114 0 0
T7 401957 119 0 0
T8 0 111 0 0
T9 0 109 0 0
T10 0 119 0 0
T11 0 133 0 0
T18 401209 0 0 0
T19 7538 0 0 0
T20 12815 0 0 0
T21 3253 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 111152621 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 111207259 26638 0 0
T2 402081 109 0 0
T3 403381 109 0 0
T4 404332 133 0 0
T5 401570 109 0 0
T6 406098 114 0 0
T7 401957 119 0 0
T8 0 111 0 0
T9 0 109 0 0
T10 0 119 0 0
T11 0 133 0 0
T18 401209 0 0 0
T19 7538 0 0 0
T20 12815 0 0 0
T21 3253 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111929576 226189 0 0
DepthKnown_A 111929576 111852909 0 0
RvalidKnown_A 111929576 111852909 0 0
WreadyKnown_A 111929576 111852909 0 0
gen_passthru_fifo.paramCheckPass 439 439 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 226189 0 0
T1 7265 888 0 0
T2 402081 11 0 0
T3 403381 22 0 0
T4 404332 16 0 0
T5 401570 11 0 0
T6 406098 11 0 0
T7 401957 11 0 0
T18 401209 9 0 0
T19 7538 725 0 0
T20 12815 1106 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 439 439 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111929576 273339 0 0
DepthKnown_A 111929576 111852909 0 0
RvalidKnown_A 111929576 111852909 0 0
WreadyKnown_A 111929576 111852909 0 0
gen_passthru_fifo.paramCheckPass 439 439 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 273339 0 0
T1 7265 888 0 0
T2 402081 11 0 0
T3 403381 22 0 0
T4 404332 16 0 0
T5 401570 11 0 0
T6 406098 11 0 0
T7 401957 11 0 0
T18 401209 9 0 0
T19 7538 2168 0 0
T20 12815 5084 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 439 439 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111929576 32517 0 0
DepthKnown_A 111929576 111852909 0 0
RvalidKnown_A 111929576 111852909 0 0
WreadyKnown_A 111929576 111852909 0 0
gen_passthru_fifo.paramCheckPass 439 439 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 32517 0 0
T2 402081 2 0 0
T3 403381 0 0 0
T4 404332 0 0 0
T5 401570 2 0 0
T6 406098 0 0 0
T7 401957 0 0 0
T8 0 2 0 0
T18 401209 0 0 0
T19 7538 0 0 0
T20 12815 0 0 0
T21 3253 0 0 0
T27 0 2 0 0
T28 0 2 0 0
T30 0 2 0 0
T31 0 2 0 0
T32 0 2 0 0
T33 0 2 0 0
T34 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 439 439 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 111929576 35992 0 0
DepthKnown_A 111929576 111852909 0 0
RvalidKnown_A 111929576 111852909 0 0
WreadyKnown_A 111929576 111852909 0 0
gen_passthru_fifo.paramCheckPass 439 439 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 35992 0 0
T2 402081 2 0 0
T3 403381 0 0 0
T4 404332 0 0 0
T5 401570 2 0 0
T6 406098 0 0 0
T7 401957 0 0 0
T8 0 2 0 0
T18 401209 0 0 0
T19 7538 0 0 0
T20 12815 0 0 0
T21 3253 0 0 0
T27 0 8 0 0
T28 0 11 0 0
T30 0 2 0 0
T31 0 2 0 0
T32 0 2 0 0
T33 0 2 0 0
T34 0 2 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 111929576 111852909 0 0
T1 7265 7173 0 0
T2 402081 401888 0 0
T3 403381 403238 0 0
T4 404332 404179 0 0
T5 401570 401308 0 0
T6 406098 405861 0 0
T7 401957 401736 0 0
T18 401209 401092 0 0
T19 7538 7487 0 0
T20 12815 12720 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 439 439 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%