Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_reg_cdc
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_wake_events_cdc 57.45 82.35 30.77 66.67 50.00
tb.dut.u_reg.u_wake_control_cdc 97.73 100.00 90.91 100.00 100.00



Module Instance : tb.dut.u_reg.u_wake_events_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
57.45 82.35 30.77 66.67 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
47.09 75.78 29.41 63.16 20.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.47 99.76 98.11 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 39.21 72.45 28.57 55.81 0.00
u_src_to_dst_req 56.41 92.31 33.33 100.00 0.00



Module Instance : tb.dut.u_reg.u_wake_control_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.13 96.08 96.43 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.47 99.76 98.11 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 96.88 87.50 100.00 100.00 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00

Line Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Module : prim_reg_cdc
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT2,T3,T4
01Unreachable
10CoveredT61,T69,T62

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT61,T69,T62
11CoveredT61,T69,T62

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT2,T3,T4
01Not Covered
10CoveredT61,T69,T62

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT61,T69,T62
11CoveredT61,T69,T62

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11Not Covered

Branch Coverage for Module : prim_reg_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Covered T61,T69,T62
0 0 1 Covered T61,T69,T62
0 0 0 Covered T2,T3,T4


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Covered T61,T69,T62
0 0 1 Covered T61,T69,T62
0 0 0 Covered T2,T3,T4


Assert Coverage for Module : prim_reg_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 1045539474 211223 0 0
DstReqKnown_A 24076090 24043400 0 0
SrcAckBusyChk_A 1045539474 948 0 0
SrcBusyKnown_A 1045539474 1045192416 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1045539474 211223 0 0
T61 13744 1128 0 0
T62 7984 713 0 0
T63 6443 162 0 0
T69 4083 961 0 0
T70 5924 828 0 0
T97 3055 201 0 0
T98 3149 583 0 0
T99 5117 1351 0 0
T100 4185 144 0 0
T101 2543 91 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 24076090 24043400 0 0
T2 27882 27864 0 0
T3 38514 38494 0 0
T4 21846 21828 0 0
T5 7172 7152 0 0
T16 18446 18434 0 0
T17 21970 21956 0 0
T18 11306 11296 0 0
T19 2758 2748 0 0
T20 25802 25782 0 0
T21 224 214 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1045539474 948 0 0
T61 13744 2 0 0
T62 7984 10 0 0
T63 6443 2 0 0
T69 4083 14 0 0
T70 5924 12 0 0
T97 3055 2 0 0
T98 3149 2 0 0
T99 5117 11 0 0
T100 4185 2 0 0
T101 2543 1 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1045539474 1045192416 0 0
T2 808216 808054 0 0
T3 201386 201372 0 0
T4 804760 804642 0 0
T5 806396 806272 0 0
T16 809320 809180 0 0
T17 806874 806770 0 0
T18 808842 808648 0 0
T19 812134 811962 0 0
T20 807940 807796 0 0
T21 11984 11818 0 0

Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
Line No.TotalCoveredPercent
TOTAL171482.35
CONT_ASSIGN6500
ALWAYS715480.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS1157571.43
CONT_ASSIGN15000
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 unreachable
71 1 1
72 1 1
73 1 1
74 unreachable
75 1 1
76 0 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 unreachable
124 unreachable
125 1 1
134 0 1
135 0 1
MISSING_ELSE
150 unreachable
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT2,T3,T4
01Unreachable
10Unreachable

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11Not Covered

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT2,T3,T4
01Not Covered
10Not Covered

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT2,T3,T4
10Not Covered
11Not Covered

Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
Line No.TotalCoveredPercent
Branches 6 4 66.67
IF 71 3 2 66.67
IF 115 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Unreachable
0 0 1 Not Covered
0 0 0 Covered T2,T3,T4


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Unreachable
0 0 1 Not Covered
0 0 0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 522769737 0 0 0
DstReqKnown_A 12038045 12021700 0 0
SrcAckBusyChk_A 522769737 0 0 0
SrcBusyKnown_A 522769737 522596208 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12038045 12021700 0 0
T2 13941 13932 0 0
T3 19257 19247 0 0
T4 10923 10914 0 0
T5 3586 3576 0 0
T16 9223 9217 0 0
T17 10985 10978 0 0
T18 5653 5648 0 0
T19 1379 1374 0 0
T20 12901 12891 0 0
T21 112 107 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 522596208 0 0
T2 404108 404027 0 0
T3 100693 100686 0 0
T4 402380 402321 0 0
T5 403198 403136 0 0
T16 404660 404590 0 0
T17 403437 403385 0 0
T18 404421 404324 0 0
T19 406067 405981 0 0
T20 403970 403898 0 0
T21 5992 5909 0 0

Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN6511100.00
ALWAYS7166100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN10911100.00
ALWAYS11599100.00
CONT_ASSIGN15011100.00
CONT_ASSIGN15511100.00
CONT_ASSIGN15611100.00
CONT_ASSIGN20011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
65 1 1
71 1 1
72 1 1
73 1 1
74 1 1
75 1 1
76 1 1
MISSING_ELSE
85 1 1
109 1 1
115 1 1
116 1 1
117 1 1
118 1 1
123 1 1
124 1 1
125 1 1
134 1 1
135 1 1
MISSING_ELSE
150 1 1
155 1 1
156 1 1
200 1 1


Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       65
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT2,T3,T4
01Unreachable
10CoveredT61,T69,T62

 LINE       109
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT2,T3,T4
10CoveredT61,T69,T62
11CoveredT61,T69,T62

 LINE       125
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT2,T3,T4
01Unreachable
10CoveredT61,T69,T62

 LINE       125
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT61,T69,T62
11CoveredT61,T69,T62

 LINE       125
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT2,T3,T4
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 71 4 4 100.00
IF 115 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 71 if ((!rst_src_ni)) -2-: 73 if (src_req) -3-: 75 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Covered T61,T69,T62
0 0 1 Covered T61,T69,T62
0 0 0 Covered T2,T3,T4


LineNo. Expression -1-: 115 if ((!rst_src_ni)) -2-: 118 if (src_req) -3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T2,T3,T4
0 1 - Covered T61,T69,T62
0 0 1 Covered T61,T69,T62
0 0 0 Covered T2,T3,T4


Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 522769737 211223 0 0
DstReqKnown_A 12038045 12021700 0 0
SrcAckBusyChk_A 522769737 948 0 0
SrcBusyKnown_A 522769737 522596208 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 211223 0 0
T61 13744 1128 0 0
T62 7984 713 0 0
T63 6443 162 0 0
T69 4083 961 0 0
T70 5924 828 0 0
T97 3055 201 0 0
T98 3149 583 0 0
T99 5117 1351 0 0
T100 4185 144 0 0
T101 2543 91 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 12038045 12021700 0 0
T2 13941 13932 0 0
T3 19257 19247 0 0
T4 10923 10914 0 0
T5 3586 3576 0 0
T16 9223 9217 0 0
T17 10985 10978 0 0
T18 5653 5648 0 0
T19 1379 1374 0 0
T20 12901 12891 0 0
T21 112 107 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 948 0 0
T61 13744 2 0 0
T62 7984 10 0 0
T63 6443 2 0 0
T69 4083 14 0 0
T70 5924 12 0 0
T97 3055 2 0 0
T98 3149 2 0 0
T99 5117 11 0 0
T100 4185 2 0 0
T101 2543 1 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 522769737 522596208 0 0
T2 404108 404027 0 0
T3 100693 100686 0 0
T4 402380 402321 0 0
T5 403198 403136 0 0
T16 404660 404590 0 0
T17 403437 403385 0 0
T18 404421 404324 0 0
T19 406067 405981 0 0
T20 403970 403898 0 0
T21 5992 5909 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%