Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T7,T8,T9 |
| 0 |
0 |
1 |
Covered |
T7,T8,T9 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T7,T8,T9 |
| 0 |
0 |
1 |
Covered |
T7,T8,T9 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
483153414 |
416017 |
0 |
0 |
| T7 |
640940 |
529 |
0 |
0 |
| T8 |
112398 |
587 |
0 |
0 |
| T9 |
0 |
898 |
0 |
0 |
| T10 |
0 |
324 |
0 |
0 |
| T11 |
0 |
467 |
0 |
0 |
| T12 |
0 |
441 |
0 |
0 |
| T13 |
0 |
493 |
0 |
0 |
| T14 |
0 |
272 |
0 |
0 |
| T15 |
0 |
562 |
0 |
0 |
| T16 |
0 |
490 |
0 |
0 |
| T17 |
7492 |
0 |
0 |
0 |
| T18 |
10130 |
0 |
0 |
0 |
| T19 |
16201 |
0 |
0 |
0 |
| T20 |
212518 |
0 |
0 |
0 |
| T21 |
8640 |
0 |
0 |
0 |
| T22 |
8338 |
0 |
0 |
0 |
| T23 |
16331 |
0 |
0 |
0 |
| T24 |
162441 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5836258 |
5796650 |
0 |
0 |
| T1 |
144 |
130 |
0 |
0 |
| T2 |
232 |
218 |
0 |
0 |
| T3 |
218 |
208 |
0 |
0 |
| T28 |
180 |
168 |
0 |
0 |
| T29 |
158 |
144 |
0 |
0 |
| T30 |
276 |
256 |
0 |
0 |
| T31 |
286 |
266 |
0 |
0 |
| T32 |
332 |
318 |
0 |
0 |
| T33 |
204 |
188 |
0 |
0 |
| T42 |
84 |
70 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
483153414 |
1213 |
0 |
0 |
| T7 |
640940 |
2 |
0 |
0 |
| T8 |
112398 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
7492 |
0 |
0 |
0 |
| T18 |
10130 |
0 |
0 |
0 |
| T19 |
16201 |
0 |
0 |
0 |
| T20 |
212518 |
0 |
0 |
0 |
| T21 |
8640 |
0 |
0 |
0 |
| T22 |
8338 |
0 |
0 |
0 |
| T23 |
16331 |
0 |
0 |
0 |
| T24 |
162441 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
483153414 |
482720654 |
0 |
0 |
| T1 |
16016 |
15884 |
0 |
0 |
| T2 |
14554 |
14426 |
0 |
0 |
| T3 |
14804 |
14646 |
0 |
0 |
| T28 |
16750 |
16648 |
0 |
0 |
| T29 |
15542 |
15342 |
0 |
0 |
| T30 |
14006 |
13902 |
0 |
0 |
| T31 |
15040 |
14882 |
0 |
0 |
| T32 |
17102 |
16954 |
0 |
0 |
| T33 |
23396 |
23260 |
0 |
0 |
| T42 |
15992 |
15858 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 17 | 16 | 94.12 |
| CONT_ASSIGN | 65 | 0 | 0 | |
| ALWAYS | 71 | 5 | 4 | 80.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 7 | 7 | 100.00 |
| CONT_ASSIGN | 150 | 0 | 0 | |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
|
unreachable |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
|
unreachable |
| 75 |
1 |
1 |
| 76 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
|
unreachable |
| 124 |
|
unreachable |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
|
unreachable |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Total | Covered | Percent |
| Conditions | 13 | 6 | 46.15 |
| Logical | 13 | 6 | 46.15 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
5 |
83.33 |
| IF |
71 |
3 |
2 |
66.67 |
| IF |
115 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Unreachable |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Unreachable |
|
| 0 |
0 |
1 |
Covered |
T7,T8,T9 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2918129 |
2898325 |
0 |
0 |
| T1 |
72 |
65 |
0 |
0 |
| T2 |
116 |
109 |
0 |
0 |
| T3 |
109 |
104 |
0 |
0 |
| T28 |
90 |
84 |
0 |
0 |
| T29 |
79 |
72 |
0 |
0 |
| T30 |
138 |
128 |
0 |
0 |
| T31 |
143 |
133 |
0 |
0 |
| T32 |
166 |
159 |
0 |
0 |
| T33 |
102 |
94 |
0 |
0 |
| T42 |
42 |
35 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
241360327 |
0 |
0 |
| T1 |
8008 |
7942 |
0 |
0 |
| T2 |
7277 |
7213 |
0 |
0 |
| T3 |
7402 |
7323 |
0 |
0 |
| T28 |
8375 |
8324 |
0 |
0 |
| T29 |
7771 |
7671 |
0 |
0 |
| T30 |
7003 |
6951 |
0 |
0 |
| T31 |
7520 |
7441 |
0 |
0 |
| T32 |
8551 |
8477 |
0 |
0 |
| T33 |
11698 |
11630 |
0 |
0 |
| T42 |
7996 |
7929 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Total | Covered | Percent |
| Conditions | 11 | 10 | 90.91 |
| Logical | 11 | 10 | 90.91 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T7,T8,T9 |
| 0 |
0 |
1 |
Covered |
T7,T8,T9 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T7,T8,T9 |
| 0 |
0 |
1 |
Covered |
T7,T8,T9 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
416017 |
0 |
0 |
| T7 |
640940 |
529 |
0 |
0 |
| T8 |
112398 |
587 |
0 |
0 |
| T9 |
0 |
898 |
0 |
0 |
| T10 |
0 |
324 |
0 |
0 |
| T11 |
0 |
467 |
0 |
0 |
| T12 |
0 |
441 |
0 |
0 |
| T13 |
0 |
493 |
0 |
0 |
| T14 |
0 |
272 |
0 |
0 |
| T15 |
0 |
562 |
0 |
0 |
| T16 |
0 |
490 |
0 |
0 |
| T17 |
7492 |
0 |
0 |
0 |
| T18 |
10130 |
0 |
0 |
0 |
| T19 |
16201 |
0 |
0 |
0 |
| T20 |
212518 |
0 |
0 |
0 |
| T21 |
8640 |
0 |
0 |
0 |
| T22 |
8338 |
0 |
0 |
0 |
| T23 |
16331 |
0 |
0 |
0 |
| T24 |
162441 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2918129 |
2898325 |
0 |
0 |
| T1 |
72 |
65 |
0 |
0 |
| T2 |
116 |
109 |
0 |
0 |
| T3 |
109 |
104 |
0 |
0 |
| T28 |
90 |
84 |
0 |
0 |
| T29 |
79 |
72 |
0 |
0 |
| T30 |
138 |
128 |
0 |
0 |
| T31 |
143 |
133 |
0 |
0 |
| T32 |
166 |
159 |
0 |
0 |
| T33 |
102 |
94 |
0 |
0 |
| T42 |
42 |
35 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
1213 |
0 |
0 |
| T7 |
640940 |
2 |
0 |
0 |
| T8 |
112398 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
7492 |
0 |
0 |
0 |
| T18 |
10130 |
0 |
0 |
0 |
| T19 |
16201 |
0 |
0 |
0 |
| T20 |
212518 |
0 |
0 |
0 |
| T21 |
8640 |
0 |
0 |
0 |
| T22 |
8338 |
0 |
0 |
0 |
| T23 |
16331 |
0 |
0 |
0 |
| T24 |
162441 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
241576707 |
241360327 |
0 |
0 |
| T1 |
8008 |
7942 |
0 |
0 |
| T2 |
7277 |
7213 |
0 |
0 |
| T3 |
7402 |
7323 |
0 |
0 |
| T28 |
8375 |
8324 |
0 |
0 |
| T29 |
7771 |
7671 |
0 |
0 |
| T30 |
7003 |
6951 |
0 |
0 |
| T31 |
7520 |
7441 |
0 |
0 |
| T32 |
8551 |
8477 |
0 |
0 |
| T33 |
11698 |
11630 |
0 |
0 |
| T42 |
7996 |
7929 |
0 |
0 |