Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T81 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T65,T66,T85 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T33 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T33,T51 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
139782683 |
0 |
0 |
T2 |
211591 |
205676 |
0 |
0 |
T3 |
9078 |
0 |
0 |
0 |
T4 |
201620 |
195821 |
0 |
0 |
T5 |
0 |
213210 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
0 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
0 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
562 |
0 |
0 |
T41 |
0 |
553102 |
0 |
0 |
T43 |
0 |
514838 |
0 |
0 |
T51 |
0 |
567 |
0 |
0 |
T81 |
8573 |
2464 |
0 |
0 |
T83 |
0 |
220737 |
0 |
0 |
T84 |
0 |
556 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
139782683 |
0 |
0 |
T2 |
211591 |
205676 |
0 |
0 |
T3 |
9078 |
0 |
0 |
0 |
T4 |
201620 |
195821 |
0 |
0 |
T5 |
0 |
213210 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
0 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
0 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
562 |
0 |
0 |
T41 |
0 |
553102 |
0 |
0 |
T43 |
0 |
514838 |
0 |
0 |
T51 |
0 |
567 |
0 |
0 |
T81 |
8573 |
2464 |
0 |
0 |
T83 |
0 |
220737 |
0 |
0 |
T84 |
0 |
556 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T81 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T67,T86 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
167693145 |
0 |
0 |
T1 |
21306 |
10853 |
0 |
0 |
T2 |
211591 |
205660 |
0 |
0 |
T3 |
9078 |
1923 |
0 |
0 |
T4 |
201620 |
195805 |
0 |
0 |
T28 |
158814 |
1309 |
0 |
0 |
T29 |
39134 |
13647 |
0 |
0 |
T30 |
12442 |
3271 |
0 |
0 |
T31 |
8074 |
991 |
0 |
0 |
T32 |
9155 |
410 |
0 |
0 |
T33 |
9395 |
472 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
167693145 |
0 |
0 |
T1 |
21306 |
10853 |
0 |
0 |
T2 |
211591 |
205660 |
0 |
0 |
T3 |
9078 |
1923 |
0 |
0 |
T4 |
201620 |
195805 |
0 |
0 |
T28 |
158814 |
1309 |
0 |
0 |
T29 |
39134 |
13647 |
0 |
0 |
T30 |
12442 |
3271 |
0 |
0 |
T31 |
8074 |
991 |
0 |
0 |
T32 |
9155 |
410 |
0 |
0 |
T33 |
9395 |
472 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
20654116 |
0 |
0 |
T1 |
21306 |
623 |
0 |
0 |
T2 |
211591 |
508 |
0 |
0 |
T3 |
9078 |
86 |
0 |
0 |
T4 |
201620 |
636 |
0 |
0 |
T28 |
158814 |
113 |
0 |
0 |
T29 |
39134 |
1123 |
0 |
0 |
T30 |
12442 |
102 |
0 |
0 |
T31 |
8074 |
91 |
0 |
0 |
T32 |
9155 |
1443 |
0 |
0 |
T33 |
9395 |
197 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
20654116 |
0 |
0 |
T1 |
21306 |
623 |
0 |
0 |
T2 |
211591 |
508 |
0 |
0 |
T3 |
9078 |
86 |
0 |
0 |
T4 |
201620 |
636 |
0 |
0 |
T28 |
158814 |
113 |
0 |
0 |
T29 |
39134 |
1123 |
0 |
0 |
T30 |
12442 |
102 |
0 |
0 |
T31 |
8074 |
91 |
0 |
0 |
T32 |
9155 |
1443 |
0 |
0 |
T33 |
9395 |
197 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
30405712 |
0 |
0 |
T1 |
21306 |
136 |
0 |
0 |
T2 |
211591 |
102349 |
0 |
0 |
T3 |
9078 |
26 |
0 |
0 |
T4 |
201620 |
97585 |
0 |
0 |
T28 |
158814 |
21 |
0 |
0 |
T29 |
39134 |
207 |
0 |
0 |
T30 |
12442 |
14 |
0 |
0 |
T31 |
8074 |
19 |
0 |
0 |
T32 |
9155 |
13 |
0 |
0 |
T33 |
9395 |
37 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
38356584 |
0 |
0 |
T1 |
21306 |
136 |
0 |
0 |
T2 |
211591 |
102349 |
0 |
0 |
T3 |
9078 |
133 |
0 |
0 |
T4 |
201620 |
97585 |
0 |
0 |
T28 |
158814 |
21 |
0 |
0 |
T29 |
39134 |
626 |
0 |
0 |
T30 |
12442 |
14 |
0 |
0 |
T31 |
8074 |
19 |
0 |
0 |
T32 |
9155 |
13 |
0 |
0 |
T33 |
9395 |
37 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
432421 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
13 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
98 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
80 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
14 |
0 |
0 |
T43 |
0 |
742 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
902927 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
74 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
310 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
215 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
14 |
0 |
0 |
T43 |
0 |
742 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
29905645 |
0 |
0 |
T1 |
21306 |
66 |
0 |
0 |
T2 |
211591 |
102349 |
0 |
0 |
T3 |
9078 |
13 |
0 |
0 |
T4 |
201620 |
97585 |
0 |
0 |
T28 |
158814 |
21 |
0 |
0 |
T29 |
39134 |
127 |
0 |
0 |
T30 |
12442 |
14 |
0 |
0 |
T31 |
8074 |
13 |
0 |
0 |
T32 |
9155 |
13 |
0 |
0 |
T33 |
9395 |
23 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
37453657 |
0 |
0 |
T1 |
21306 |
66 |
0 |
0 |
T2 |
211591 |
102349 |
0 |
0 |
T3 |
9078 |
59 |
0 |
0 |
T4 |
201620 |
97585 |
0 |
0 |
T28 |
158814 |
21 |
0 |
0 |
T29 |
39134 |
411 |
0 |
0 |
T30 |
12442 |
14 |
0 |
0 |
T31 |
8074 |
13 |
0 |
0 |
T32 |
9155 |
13 |
0 |
0 |
T33 |
9395 |
23 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
365426275 |
365174507 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2728 |
2728 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T29 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
822857 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
74 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
310 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
215 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
14 |
0 |
0 |
T43 |
0 |
742 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
822857 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
74 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
310 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
215 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
14 |
0 |
0 |
T43 |
0 |
742 |
0 |
0 |
T51 |
0 |
25 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T29 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
225640 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
13 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
98 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
80 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
4 |
0 |
0 |
T43 |
0 |
306 |
0 |
0 |
T51 |
0 |
15 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
225640 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
13 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
98 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
80 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
4 |
0 |
0 |
T43 |
0 |
306 |
0 |
0 |
T51 |
0 |
15 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T29 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T29 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T29 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T29,T18 |
1 | 0 | Covered | T1,T3,T29 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T29 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
476196 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
74 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
310 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
215 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
4 |
0 |
0 |
T43 |
0 |
306 |
0 |
0 |
T51 |
0 |
15 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
363390813 |
0 |
0 |
T1 |
21306 |
21241 |
0 |
0 |
T2 |
211591 |
211513 |
0 |
0 |
T3 |
9078 |
8991 |
0 |
0 |
T4 |
201620 |
201528 |
0 |
0 |
T28 |
158814 |
158748 |
0 |
0 |
T29 |
39134 |
39069 |
0 |
0 |
T30 |
12442 |
12348 |
0 |
0 |
T31 |
8074 |
7991 |
0 |
0 |
T32 |
9155 |
9104 |
0 |
0 |
T33 |
9395 |
9305 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
363588127 |
476196 |
0 |
0 |
T1 |
21306 |
70 |
0 |
0 |
T2 |
211591 |
0 |
0 |
0 |
T3 |
9078 |
74 |
0 |
0 |
T4 |
201620 |
0 |
0 |
0 |
T18 |
0 |
310 |
0 |
0 |
T24 |
0 |
16 |
0 |
0 |
T28 |
158814 |
0 |
0 |
0 |
T29 |
39134 |
215 |
0 |
0 |
T30 |
12442 |
0 |
0 |
0 |
T31 |
8074 |
6 |
0 |
0 |
T32 |
9155 |
0 |
0 |
0 |
T33 |
9395 |
4 |
0 |
0 |
T43 |
0 |
306 |
0 |
0 |
T51 |
0 |
15 |
0 |
0 |
T82 |
0 |
15 |
0 |
0 |