Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T45,T60,T76 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T23,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
143317117 |
0 |
0 |
T1 |
292332 |
284633 |
0 |
0 |
T2 |
16462 |
6856 |
0 |
0 |
T3 |
786294 |
773232 |
0 |
0 |
T4 |
0 |
271100 |
0 |
0 |
T5 |
0 |
228908 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
0 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T23 |
0 |
567 |
0 |
0 |
T27 |
39001 |
0 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T46 |
0 |
559 |
0 |
0 |
T74 |
0 |
240687 |
0 |
0 |
T75 |
0 |
584069 |
0 |
0 |
T77 |
0 |
554 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
143317117 |
0 |
0 |
T1 |
292332 |
284633 |
0 |
0 |
T2 |
16462 |
6856 |
0 |
0 |
T3 |
786294 |
773232 |
0 |
0 |
T4 |
0 |
271100 |
0 |
0 |
T5 |
0 |
228908 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
0 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T23 |
0 |
567 |
0 |
0 |
T27 |
39001 |
0 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T46 |
0 |
559 |
0 |
0 |
T74 |
0 |
240687 |
0 |
0 |
T75 |
0 |
584069 |
0 |
0 |
T77 |
0 |
554 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T59,T78 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
286658515 |
0 |
0 |
T1 |
292332 |
284549 |
0 |
0 |
T2 |
16462 |
10509 |
0 |
0 |
T3 |
786294 |
749580 |
0 |
0 |
T6 |
112052 |
1203 |
0 |
0 |
T7 |
169123 |
725 |
0 |
0 |
T16 |
11606 |
2385 |
0 |
0 |
T17 |
37391 |
13450 |
0 |
0 |
T18 |
156943 |
576 |
0 |
0 |
T27 |
39001 |
13100 |
0 |
0 |
T28 |
8179 |
1044 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
286658515 |
0 |
0 |
T1 |
292332 |
284549 |
0 |
0 |
T2 |
16462 |
10509 |
0 |
0 |
T3 |
786294 |
749580 |
0 |
0 |
T6 |
112052 |
1203 |
0 |
0 |
T7 |
169123 |
725 |
0 |
0 |
T16 |
11606 |
2385 |
0 |
0 |
T17 |
37391 |
13450 |
0 |
0 |
T18 |
156943 |
576 |
0 |
0 |
T27 |
39001 |
13100 |
0 |
0 |
T28 |
8179 |
1044 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T51,T52,T53 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
22517677 |
0 |
0 |
T1 |
292332 |
4441 |
0 |
0 |
T2 |
16462 |
0 |
0 |
0 |
T3 |
786294 |
393399 |
0 |
0 |
T6 |
112052 |
109 |
0 |
0 |
T7 |
169123 |
108 |
0 |
0 |
T16 |
11606 |
3532 |
0 |
0 |
T17 |
37391 |
1129 |
0 |
0 |
T18 |
156943 |
118 |
0 |
0 |
T19 |
0 |
1598 |
0 |
0 |
T20 |
0 |
1693 |
0 |
0 |
T27 |
39001 |
1067 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
22517677 |
0 |
0 |
T1 |
292332 |
4441 |
0 |
0 |
T2 |
16462 |
0 |
0 |
0 |
T3 |
786294 |
393399 |
0 |
0 |
T6 |
112052 |
109 |
0 |
0 |
T7 |
169123 |
108 |
0 |
0 |
T16 |
11606 |
3532 |
0 |
0 |
T17 |
37391 |
1129 |
0 |
0 |
T18 |
156943 |
118 |
0 |
0 |
T19 |
0 |
1598 |
0 |
0 |
T20 |
0 |
1693 |
0 |
0 |
T27 |
39001 |
1067 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
35381184 |
0 |
0 |
T1 |
292332 |
27154 |
0 |
0 |
T2 |
16462 |
61 |
0 |
0 |
T3 |
786294 |
3997 |
0 |
0 |
T6 |
112052 |
71 |
0 |
0 |
T7 |
169123 |
417 |
0 |
0 |
T16 |
11606 |
12 |
0 |
0 |
T17 |
37391 |
207 |
0 |
0 |
T18 |
156943 |
21 |
0 |
0 |
T27 |
39001 |
206 |
0 |
0 |
T28 |
8179 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
44857291 |
0 |
0 |
T1 |
292332 |
121323 |
0 |
0 |
T2 |
16462 |
61 |
0 |
0 |
T3 |
786294 |
3997 |
0 |
0 |
T6 |
112052 |
240 |
0 |
0 |
T7 |
169123 |
417 |
0 |
0 |
T16 |
11606 |
31 |
0 |
0 |
T17 |
37391 |
207 |
0 |
0 |
T18 |
156943 |
63 |
0 |
0 |
T27 |
39001 |
206 |
0 |
0 |
T28 |
8179 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
899025 |
0 |
0 |
T2 |
16462 |
6 |
0 |
0 |
T3 |
786294 |
678 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
208 |
0 |
0 |
T20 |
0 |
146 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
21 |
0 |
0 |
T73 |
0 |
34 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
1527875 |
0 |
0 |
T2 |
16462 |
6 |
0 |
0 |
T3 |
786294 |
678 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
913 |
0 |
0 |
T20 |
0 |
146 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
21 |
0 |
0 |
T73 |
0 |
152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
34418548 |
0 |
0 |
T1 |
292332 |
27154 |
0 |
0 |
T2 |
16462 |
55 |
0 |
0 |
T3 |
786294 |
3319 |
0 |
0 |
T6 |
112052 |
71 |
0 |
0 |
T7 |
169123 |
417 |
0 |
0 |
T16 |
11606 |
12 |
0 |
0 |
T17 |
37391 |
127 |
0 |
0 |
T18 |
156943 |
21 |
0 |
0 |
T27 |
39001 |
127 |
0 |
0 |
T28 |
8179 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
43329416 |
0 |
0 |
T1 |
292332 |
121323 |
0 |
0 |
T2 |
16462 |
55 |
0 |
0 |
T3 |
786294 |
3319 |
0 |
0 |
T6 |
112052 |
240 |
0 |
0 |
T7 |
169123 |
417 |
0 |
0 |
T16 |
11606 |
31 |
0 |
0 |
T17 |
37391 |
127 |
0 |
0 |
T18 |
156943 |
63 |
0 |
0 |
T27 |
39001 |
127 |
0 |
0 |
T28 |
8179 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506986973 |
506726069 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T17,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
1458686 |
0 |
0 |
T2 |
16462 |
6 |
0 |
0 |
T3 |
786294 |
678 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
913 |
0 |
0 |
T20 |
0 |
146 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
21 |
0 |
0 |
T73 |
0 |
152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
1458686 |
0 |
0 |
T2 |
16462 |
6 |
0 |
0 |
T3 |
786294 |
678 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
913 |
0 |
0 |
T20 |
0 |
146 |
0 |
0 |
T23 |
0 |
18 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
21 |
0 |
0 |
T73 |
0 |
152 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T27,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T27,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T27,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T27,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T27,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T27,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T27,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
588087 |
0 |
0 |
T3 |
786294 |
122 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
208 |
0 |
0 |
T20 |
65802 |
146 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T47 |
0 |
13 |
0 |
0 |
T73 |
0 |
34 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
588087 |
0 |
0 |
T3 |
786294 |
122 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
208 |
0 |
0 |
T20 |
65802 |
146 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T47 |
0 |
13 |
0 |
0 |
T73 |
0 |
34 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T73,T47 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T27,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T27,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T17,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T27,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T27,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T27,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T73,T47 |
1 | 0 | Covered | T3,T27,T17 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T27,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T27,T17 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T27,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T27,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
981740 |
0 |
0 |
T3 |
786294 |
122 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
913 |
0 |
0 |
T20 |
65802 |
146 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T47 |
0 |
43 |
0 |
0 |
T73 |
0 |
152 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
505126465 |
0 |
0 |
T1 |
292332 |
292278 |
0 |
0 |
T2 |
16462 |
16394 |
0 |
0 |
T3 |
786294 |
786226 |
0 |
0 |
T6 |
112052 |
112044 |
0 |
0 |
T7 |
169123 |
169049 |
0 |
0 |
T16 |
11606 |
11538 |
0 |
0 |
T17 |
37391 |
37297 |
0 |
0 |
T18 |
156943 |
156862 |
0 |
0 |
T27 |
39001 |
38934 |
0 |
0 |
T28 |
8179 |
8097 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505334164 |
981740 |
0 |
0 |
T3 |
786294 |
122 |
0 |
0 |
T6 |
112052 |
0 |
0 |
0 |
T7 |
169123 |
0 |
0 |
0 |
T16 |
11606 |
0 |
0 |
0 |
T17 |
37391 |
80 |
0 |
0 |
T18 |
156943 |
0 |
0 |
0 |
T19 |
45523 |
913 |
0 |
0 |
T20 |
65802 |
146 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T27 |
39001 |
79 |
0 |
0 |
T28 |
8179 |
0 |
0 |
0 |
T38 |
0 |
54 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T47 |
0 |
43 |
0 |
0 |
T73 |
0 |
152 |
0 |
0 |