Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T3,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T57,T94 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T14,T15 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T14,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
130729292 |
0 |
0 |
T3 |
92259 |
86197 |
0 |
0 |
T4 |
85419 |
79117 |
0 |
0 |
T5 |
280924 |
275229 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
2135 |
0 |
0 |
T15 |
16878 |
4265 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T24 |
0 |
585 |
0 |
0 |
T27 |
0 |
807173 |
0 |
0 |
T34 |
0 |
1685 |
0 |
0 |
T91 |
0 |
8298 |
0 |
0 |
T95 |
0 |
11731 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
130729292 |
0 |
0 |
T3 |
92259 |
86197 |
0 |
0 |
T4 |
85419 |
79117 |
0 |
0 |
T5 |
280924 |
275229 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
2135 |
0 |
0 |
T15 |
16878 |
4265 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T24 |
0 |
585 |
0 |
0 |
T27 |
0 |
807173 |
0 |
0 |
T34 |
0 |
1685 |
0 |
0 |
T91 |
0 |
8298 |
0 |
0 |
T95 |
0 |
11731 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T3,T14,T15 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T56,T58,T96 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T14,T15 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T14,T15 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T14,T15 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
278303157 |
0 |
0 |
T3 |
92259 |
86141 |
0 |
0 |
T4 |
85419 |
79101 |
0 |
0 |
T5 |
280924 |
275149 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
1524 |
0 |
0 |
T15 |
16878 |
10528 |
0 |
0 |
T16 |
7940 |
1743 |
0 |
0 |
T17 |
9847 |
2936 |
0 |
0 |
T21 |
8565 |
2956 |
0 |
0 |
T22 |
11169 |
1655 |
0 |
0 |
T68 |
0 |
1350 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
278303157 |
0 |
0 |
T3 |
92259 |
86141 |
0 |
0 |
T4 |
85419 |
79101 |
0 |
0 |
T5 |
280924 |
275149 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
1524 |
0 |
0 |
T15 |
16878 |
10528 |
0 |
0 |
T16 |
7940 |
1743 |
0 |
0 |
T17 |
9847 |
2936 |
0 |
0 |
T21 |
8565 |
2956 |
0 |
0 |
T22 |
11169 |
1655 |
0 |
0 |
T68 |
0 |
1350 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 12 | 11 | 91.67 |
Logical | 12 | 11 | 91.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T45,T46 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
42942658 |
0 |
0 |
T3 |
92259 |
1193 |
0 |
0 |
T4 |
85419 |
232 |
0 |
0 |
T5 |
280924 |
1520 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
0 |
0 |
0 |
T15 |
16878 |
0 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
2833 |
0 |
0 |
T23 |
0 |
701 |
0 |
0 |
T24 |
0 |
869 |
0 |
0 |
T25 |
0 |
954 |
0 |
0 |
T26 |
0 |
712 |
0 |
0 |
T27 |
0 |
422989 |
0 |
0 |
T29 |
0 |
8398 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
42942658 |
0 |
0 |
T3 |
92259 |
1193 |
0 |
0 |
T4 |
85419 |
232 |
0 |
0 |
T5 |
280924 |
1520 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T14 |
8422 |
0 |
0 |
0 |
T15 |
16878 |
0 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
2833 |
0 |
0 |
T23 |
0 |
701 |
0 |
0 |
T24 |
0 |
869 |
0 |
0 |
T25 |
0 |
954 |
0 |
0 |
T26 |
0 |
712 |
0 |
0 |
T27 |
0 |
422989 |
0 |
0 |
T29 |
0 |
8398 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
19656683 |
0 |
0 |
T1 |
723330 |
71 |
0 |
0 |
T2 |
734495 |
79 |
0 |
0 |
T3 |
92259 |
12203 |
0 |
0 |
T4 |
85419 |
39166 |
0 |
0 |
T5 |
280924 |
11787 |
0 |
0 |
T6 |
249022 |
63 |
0 |
0 |
T14 |
8422 |
28 |
0 |
0 |
T15 |
16878 |
54 |
0 |
0 |
T16 |
7940 |
10 |
0 |
0 |
T17 |
9847 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
27867270 |
0 |
0 |
T1 |
723330 |
347 |
0 |
0 |
T2 |
734495 |
344 |
0 |
0 |
T3 |
92259 |
12203 |
0 |
0 |
T4 |
85419 |
39166 |
0 |
0 |
T5 |
280924 |
36254 |
0 |
0 |
T6 |
249022 |
276 |
0 |
0 |
T14 |
8422 |
28 |
0 |
0 |
T15 |
16878 |
54 |
0 |
0 |
T16 |
7940 |
10 |
0 |
0 |
T17 |
9847 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
961765 |
0 |
0 |
T4 |
85419 |
0 |
0 |
0 |
T5 |
280924 |
0 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T7 |
325837 |
0 |
0 |
0 |
T14 |
8422 |
2 |
0 |
0 |
T15 |
16878 |
8 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
T27 |
0 |
410 |
0 |
0 |
T34 |
0 |
63 |
0 |
0 |
T40 |
0 |
77 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T69 |
0 |
57 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
1801249 |
0 |
0 |
T4 |
85419 |
0 |
0 |
0 |
T5 |
280924 |
0 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T7 |
325837 |
0 |
0 |
0 |
T14 |
8422 |
2 |
0 |
0 |
T15 |
16878 |
8 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
T27 |
0 |
410 |
0 |
0 |
T34 |
0 |
63 |
0 |
0 |
T40 |
0 |
77 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T69 |
0 |
57 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
18620258 |
0 |
0 |
T1 |
723330 |
71 |
0 |
0 |
T2 |
734495 |
79 |
0 |
0 |
T3 |
92259 |
12203 |
0 |
0 |
T4 |
85419 |
39166 |
0 |
0 |
T5 |
280924 |
11787 |
0 |
0 |
T6 |
249022 |
63 |
0 |
0 |
T14 |
8422 |
26 |
0 |
0 |
T15 |
16878 |
46 |
0 |
0 |
T16 |
7940 |
10 |
0 |
0 |
T17 |
9847 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
26066021 |
0 |
0 |
T1 |
723330 |
347 |
0 |
0 |
T2 |
734495 |
344 |
0 |
0 |
T3 |
92259 |
12203 |
0 |
0 |
T4 |
85419 |
39166 |
0 |
0 |
T5 |
280924 |
36254 |
0 |
0 |
T6 |
249022 |
276 |
0 |
0 |
T14 |
8422 |
26 |
0 |
0 |
T15 |
16878 |
46 |
0 |
0 |
T16 |
7940 |
10 |
0 |
0 |
T17 |
9847 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579277874 |
578953006 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T23 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T14,T15,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T14,T15,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T23,T34,T41 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T14,T15,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T14,T15,T23 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T15,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T23 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
1748327 |
0 |
0 |
T4 |
85419 |
0 |
0 |
0 |
T5 |
280924 |
0 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T7 |
325837 |
0 |
0 |
0 |
T14 |
8422 |
2 |
0 |
0 |
T15 |
16878 |
8 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
T27 |
0 |
410 |
0 |
0 |
T34 |
0 |
63 |
0 |
0 |
T40 |
0 |
77 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T69 |
0 |
57 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
1748327 |
0 |
0 |
T4 |
85419 |
0 |
0 |
0 |
T5 |
280924 |
0 |
0 |
0 |
T6 |
249022 |
0 |
0 |
0 |
T7 |
325837 |
0 |
0 |
0 |
T14 |
8422 |
2 |
0 |
0 |
T15 |
16878 |
8 |
0 |
0 |
T16 |
7940 |
0 |
0 |
0 |
T17 |
9847 |
0 |
0 |
0 |
T21 |
8565 |
0 |
0 |
0 |
T22 |
11169 |
0 |
0 |
0 |
T23 |
0 |
38 |
0 |
0 |
T25 |
0 |
144 |
0 |
0 |
T26 |
0 |
77 |
0 |
0 |
T27 |
0 |
410 |
0 |
0 |
T34 |
0 |
63 |
0 |
0 |
T40 |
0 |
77 |
0 |
0 |
T41 |
0 |
23 |
0 |
0 |
T69 |
0 |
57 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 10 | 10 | 100.00 |
Logical | 10 | 10 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T25,T26 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T23,T25,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T23,T25,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T23,T25,T26 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T23,T25,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T23,T25,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
613768 |
0 |
0 |
T18 |
1715 |
0 |
0 |
0 |
T23 |
39989 |
38 |
0 |
0 |
T24 |
7223 |
0 |
0 |
0 |
T25 |
34780 |
144 |
0 |
0 |
T26 |
24109 |
77 |
0 |
0 |
T27 |
0 |
104 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T40 |
0 |
33 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T69 |
0 |
29 |
0 |
0 |
T74 |
0 |
25 |
0 |
0 |
T88 |
0 |
9 |
0 |
0 |
T89 |
12332 |
0 |
0 |
0 |
T90 |
9159 |
0 |
0 |
0 |
T91 |
20904 |
0 |
0 |
0 |
T92 |
8389 |
0 |
0 |
0 |
T93 |
1764 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
613768 |
0 |
0 |
T18 |
1715 |
0 |
0 |
0 |
T23 |
39989 |
38 |
0 |
0 |
T24 |
7223 |
0 |
0 |
0 |
T25 |
34780 |
144 |
0 |
0 |
T26 |
24109 |
77 |
0 |
0 |
T27 |
0 |
104 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T40 |
0 |
33 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T69 |
0 |
29 |
0 |
0 |
T74 |
0 |
25 |
0 |
0 |
T88 |
0 |
9 |
0 |
0 |
T89 |
12332 |
0 |
0 |
0 |
T90 |
9159 |
0 |
0 |
0 |
T91 |
20904 |
0 |
0 |
0 |
T92 |
8389 |
0 |
0 |
0 |
T93 |
1764 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 18 | 18 | 100.00 |
Logical | 18 | 18 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T85,T86,T87 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T23,T25,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T23,T25,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T23,T34,T41 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T23,T25,T26 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T23,T25,T26 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T23,T25,T26 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T85,T86,T87 |
1 | 0 | Covered | T23,T25,T26 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T23,T25,T26 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T26 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T23,T25,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T23,T25,T26 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
1128956 |
0 |
0 |
T18 |
1715 |
0 |
0 |
0 |
T23 |
39989 |
38 |
0 |
0 |
T24 |
7223 |
0 |
0 |
0 |
T25 |
34780 |
144 |
0 |
0 |
T26 |
24109 |
77 |
0 |
0 |
T27 |
0 |
104 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T40 |
0 |
33 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T69 |
0 |
29 |
0 |
0 |
T74 |
0 |
25 |
0 |
0 |
T88 |
0 |
9 |
0 |
0 |
T89 |
12332 |
0 |
0 |
0 |
T90 |
9159 |
0 |
0 |
0 |
T91 |
20904 |
0 |
0 |
0 |
T92 |
8389 |
0 |
0 |
0 |
T93 |
1764 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
577200647 |
0 |
0 |
T1 |
723330 |
723255 |
0 |
0 |
T2 |
734495 |
734441 |
0 |
0 |
T3 |
92259 |
92199 |
0 |
0 |
T4 |
85419 |
85321 |
0 |
0 |
T5 |
280924 |
280831 |
0 |
0 |
T6 |
249022 |
248931 |
0 |
0 |
T14 |
8422 |
8357 |
0 |
0 |
T15 |
16878 |
16791 |
0 |
0 |
T16 |
7940 |
7841 |
0 |
0 |
T17 |
9847 |
9753 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577485172 |
1128956 |
0 |
0 |
T18 |
1715 |
0 |
0 |
0 |
T23 |
39989 |
38 |
0 |
0 |
T24 |
7223 |
0 |
0 |
0 |
T25 |
34780 |
144 |
0 |
0 |
T26 |
24109 |
77 |
0 |
0 |
T27 |
0 |
104 |
0 |
0 |
T34 |
0 |
34 |
0 |
0 |
T40 |
0 |
33 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T69 |
0 |
29 |
0 |
0 |
T74 |
0 |
25 |
0 |
0 |
T88 |
0 |
9 |
0 |
0 |
T89 |
12332 |
0 |
0 |
0 |
T90 |
9159 |
0 |
0 |
0 |
T91 |
20904 |
0 |
0 |
0 |
T92 |
8389 |
0 |
0 |
0 |
T93 |
1764 |
0 |
0 |
0 |