dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.22 100.00 96.88 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT3,T14,T15

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT57,T94
110Excluded VC_COV_UNR
111CoveredT3,T14,T15

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT3,T14,T15
110Excluded VC_COV_UNR
111CoveredT3,T4,T5

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T14,T15
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 130729292 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 130729292 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 130729292 0 0
T3 92259 86197 0 0
T4 85419 79117 0 0
T5 280924 275229 0 0
T6 249022 0 0 0
T14 8422 2135 0 0
T15 16878 4265 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T24 0 585 0 0
T27 0 807173 0 0
T34 0 1685 0 0
T91 0 8298 0 0
T95 0 11731 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 130729292 0 0
T3 92259 86197 0 0
T4 85419 79117 0 0
T5 280924 275229 0 0
T6 249022 0 0 0
T14 8422 2135 0 0
T15 16878 4265 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T24 0 585 0 0
T27 0 807173 0 0
T34 0 1685 0 0
T91 0 8298 0 0
T95 0 11731 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT3,T14,T15

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT56,T58,T96
110Excluded VC_COV_UNR
111CoveredT3,T14,T15

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT3,T14,T15
110Excluded VC_COV_UNR
111CoveredT3,T4,T5

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T14,T15
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 278303157 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 278303157 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 278303157 0 0
T3 92259 86141 0 0
T4 85419 79101 0 0
T5 280924 275149 0 0
T6 249022 0 0 0
T14 8422 1524 0 0
T15 16878 10528 0 0
T16 7940 1743 0 0
T17 9847 2936 0 0
T21 8565 2956 0 0
T22 11169 1655 0 0
T68 0 1350 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 278303157 0 0
T3 92259 86141 0 0
T4 85419 79101 0 0
T5 280924 275149 0 0
T6 249022 0 0 0
T14 8422 1524 0 0
T15 16878 10528 0 0
T16 7940 1743 0 0
T17 9847 2936 0 0
T21 8565 2956 0 0
T22 11169 1655 0 0
T68 0 1350 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT44,T45,T46
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT3,T4,T5
110Excluded VC_COV_UNR
111CoveredT3,T4,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T4,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 42942658 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 42942658 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 42942658 0 0
T3 92259 1193 0 0
T4 85419 232 0 0
T5 280924 1520 0 0
T6 249022 0 0 0
T14 8422 0 0 0
T15 16878 0 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 2833 0 0
T23 0 701 0 0
T24 0 869 0 0
T25 0 954 0 0
T26 0 712 0 0
T27 0 422989 0 0
T29 0 8398 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 42942658 0 0
T3 92259 1193 0 0
T4 85419 232 0 0
T5 280924 1520 0 0
T6 249022 0 0 0
T14 8422 0 0 0
T15 16878 0 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 2833 0 0
T23 0 701 0 0
T24 0 869 0 0
T25 0 954 0 0
T26 0 712 0 0
T27 0 422989 0 0
T29 0 8398 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 19656683 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 19656683 0 0
T1 723330 71 0 0
T2 734495 79 0 0
T3 92259 12203 0 0
T4 85419 39166 0 0
T5 280924 11787 0 0
T6 249022 63 0 0
T14 8422 28 0 0
T15 16878 54 0 0
T16 7940 10 0 0
T17 9847 10 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 27867270 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 27867270 0 0
T1 723330 347 0 0
T2 734495 344 0 0
T3 92259 12203 0 0
T4 85419 39166 0 0
T5 280924 36254 0 0
T6 249022 276 0 0
T14 8422 28 0 0
T15 16878 54 0 0
T16 7940 10 0 0
T17 9847 21 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 961765 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 961765 0 0
T4 85419 0 0 0
T5 280924 0 0 0
T6 249022 0 0 0
T7 325837 0 0 0
T14 8422 2 0 0
T15 16878 8 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T23 0 38 0 0
T25 0 144 0 0
T26 0 77 0 0
T27 0 410 0 0
T34 0 63 0 0
T40 0 77 0 0
T41 0 23 0 0
T69 0 57 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 1801249 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 1801249 0 0
T4 85419 0 0 0
T5 280924 0 0 0
T6 249022 0 0 0
T7 325837 0 0 0
T14 8422 2 0 0
T15 16878 8 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T23 0 38 0 0
T25 0 144 0 0
T26 0 77 0 0
T27 0 410 0 0
T34 0 63 0 0
T40 0 77 0 0
T41 0 23 0 0
T69 0 57 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 18620258 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 18620258 0 0
T1 723330 71 0 0
T2 734495 79 0 0
T3 92259 12203 0 0
T4 85419 39166 0 0
T5 280924 11787 0 0
T6 249022 63 0 0
T14 8422 26 0 0
T15 16878 46 0 0
T16 7940 10 0 0
T17 9847 10 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579277874 26066021 0 0
DepthKnown_A 579277874 578953006 0 0
RvalidKnown_A 579277874 578953006 0 0
WreadyKnown_A 579277874 578953006 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 26066021 0 0
T1 723330 347 0 0
T2 734495 344 0 0
T3 92259 12203 0 0
T4 85419 39166 0 0
T5 280924 36254 0 0
T6 249022 276 0 0
T14 8422 26 0 0
T15 16878 46 0 0
T16 7940 10 0 0
T17 9847 21 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579277874 578953006 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T14 1 1 0 0
T15 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions1111100.00
Logical1111100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT14,T15,T23
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT14,T15,T23

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT14,T15,T23

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT23,T34,T41
110Excluded VC_COV_UNR
111CoveredT14,T15,T23

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT14,T15,T23
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T14,T15,T23


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T14,T15,T23
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 1748327 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 1748327 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 1748327 0 0
T4 85419 0 0 0
T5 280924 0 0 0
T6 249022 0 0 0
T7 325837 0 0 0
T14 8422 2 0 0
T15 16878 8 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T23 0 38 0 0
T25 0 144 0 0
T26 0 77 0 0
T27 0 410 0 0
T34 0 63 0 0
T40 0 77 0 0
T41 0 23 0 0
T69 0 57 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 1748327 0 0
T4 85419 0 0 0
T5 280924 0 0 0
T6 249022 0 0 0
T7 325837 0 0 0
T14 8422 2 0 0
T15 16878 8 0 0
T16 7940 0 0 0
T17 9847 0 0 0
T21 8565 0 0 0
T22 11169 0 0 0
T23 0 38 0 0
T25 0 144 0 0
T26 0 77 0 0
T27 0 410 0 0
T34 0 63 0 0
T40 0 77 0 0
T41 0 23 0 0
T69 0 57 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions1010100.00
Logical1010100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT23,T25,T26
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT23,T25,T26

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT23,T25,T26

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT23,T25,T26

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT23,T25,T26
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T23,T25,T26


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T23,T25,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 613768 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 613768 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 613768 0 0
T18 1715 0 0 0
T23 39989 38 0 0
T24 7223 0 0 0
T25 34780 144 0 0
T26 24109 77 0 0
T27 0 104 0 0
T34 0 34 0 0
T40 0 33 0 0
T41 0 18 0 0
T69 0 29 0 0
T74 0 25 0 0
T88 0 9 0 0
T89 12332 0 0 0
T90 9159 0 0 0
T91 20904 0 0 0
T92 8389 0 0 0
T93 1764 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 613768 0 0
T18 1715 0 0 0
T23 39989 38 0 0
T24 7223 0 0 0
T25 34780 144 0 0
T26 24109 77 0 0
T27 0 104 0 0
T34 0 34 0 0
T40 0 33 0 0
T41 0 18 0 0
T69 0 29 0 0
T74 0 25 0 0
T88 0 9 0 0
T89 12332 0 0 0
T90 9159 0 0 0
T91 20904 0 0 0
T92 8389 0 0 0
T93 1764 0 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions1818100.00
Logical1818100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT85,T86,T87
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT23,T25,T26

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT23,T25,T26

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT23,T34,T41
110Excluded VC_COV_UNR
111CoveredT23,T25,T26

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT23,T25,T26

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11CoveredT23,T25,T26

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT85,T86,T87
10CoveredT23,T25,T26
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT23,T25,T26
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T23,T25,T26
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T23,T25,T26


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T23,T25,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577485172 1128956 0 0
DepthKnown_A 577485172 577200647 0 0
RvalidKnown_A 577485172 577200647 0 0
WreadyKnown_A 577485172 577200647 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577485172 1128956 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 1128956 0 0
T18 1715 0 0 0
T23 39989 38 0 0
T24 7223 0 0 0
T25 34780 144 0 0
T26 24109 77 0 0
T27 0 104 0 0
T34 0 34 0 0
T40 0 33 0 0
T41 0 18 0 0
T69 0 29 0 0
T74 0 25 0 0
T88 0 9 0 0
T89 12332 0 0 0
T90 9159 0 0 0
T91 20904 0 0 0
T92 8389 0 0 0
T93 1764 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 577200647 0 0
T1 723330 723255 0 0
T2 734495 734441 0 0
T3 92259 92199 0 0
T4 85419 85321 0 0
T5 280924 280831 0 0
T6 249022 248931 0 0
T14 8422 8357 0 0
T15 16878 16791 0 0
T16 7940 7841 0 0
T17 9847 9753 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577485172 1128956 0 0
T18 1715 0 0 0
T23 39989 38 0 0
T24 7223 0 0 0
T25 34780 144 0 0
T26 24109 77 0 0
T27 0 104 0 0
T34 0 34 0 0
T40 0 33 0 0
T41 0 18 0 0
T69 0 29 0 0
T74 0 25 0 0
T88 0 9 0 0
T89 12332 0 0 0
T90 9159 0 0 0
T91 20904 0 0 0
T92 8389 0 0 0
T93 1764 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%