Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 8 | 88.89 |
| Logical | 9 | 8 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T19,T26,T27 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T19,T26,T27 |
| 1 | 1 | Covered | T19,T26,T27 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T19,T26,T27 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
11293297 |
11277321 |
0 |
0 |
|
selKnown1 |
75 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11293297 |
11277321 |
0 |
0 |
| T1 |
20 |
17 |
0 |
0 |
| T2 |
20 |
17 |
0 |
0 |
| T3 |
20 |
17 |
0 |
0 |
| T28 |
142 |
137 |
0 |
0 |
| T29 |
202 |
197 |
0 |
0 |
| T30 |
138 |
403 |
0 |
0 |
| T31 |
8 |
17 |
0 |
0 |
| T32 |
51 |
142 |
0 |
0 |
| T33 |
64 |
157 |
0 |
0 |
| T34 |
1003 |
2918 |
0 |
0 |
| T35 |
4 |
2 |
0 |
0 |
| T36 |
20 |
18 |
0 |
0 |
| T37 |
68 |
66 |
0 |
0 |
| T38 |
0 |
2 |
0 |
0 |
| T39 |
2 |
0 |
0 |
0 |
| T40 |
2 |
0 |
0 |
0 |
| T41 |
2 |
0 |
0 |
0 |
| T42 |
2 |
0 |
0 |
0 |
| T43 |
2 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
75 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T19,T26,T27 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
116173 |
113335 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116173 |
113335 |
0 |
0 |
| T28 |
7 |
6 |
0 |
0 |
| T29 |
10 |
9 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T33 |
8 |
7 |
0 |
0 |
| T34 |
24 |
23 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T36 |
10 |
9 |
0 |
0 |
| T37 |
34 |
33 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 6 | 66.67 |
| Logical | 9 | 6 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T19,T26,T27 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T19,T26,T27 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3692376 |
3688650 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3692376 |
3688650 |
0 |
0 |
| T1 |
7 |
6 |
0 |
0 |
| T2 |
7 |
6 |
0 |
0 |
| T3 |
7 |
6 |
0 |
0 |
| T28 |
43 |
42 |
0 |
0 |
| T29 |
61 |
60 |
0 |
0 |
| T30 |
0 |
134 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
| T32 |
0 |
47 |
0 |
0 |
| T33 |
0 |
48 |
0 |
0 |
| T34 |
0 |
959 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T19,T27,T44 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T45,T46 |
| 1 | 1 | Covered | T19,T27,T44 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3676177 |
3673330 |
0 |
0 |
|
selKnown1 |
26 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3676177 |
3673330 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
6 |
5 |
0 |
0 |
| T28 |
42 |
41 |
0 |
0 |
| T29 |
60 |
59 |
0 |
0 |
| T30 |
134 |
133 |
0 |
0 |
| T31 |
6 |
5 |
0 |
0 |
| T32 |
47 |
46 |
0 |
0 |
| T33 |
48 |
47 |
0 |
0 |
| T34 |
955 |
954 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T19,T26,T44 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T27,T47,T45 |
| 1 | 1 | Covered | T19,T26,T44 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
116195 |
113356 |
0 |
0 |
|
selKnown1 |
19 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116195 |
113356 |
0 |
0 |
| T28 |
7 |
6 |
0 |
0 |
| T29 |
10 |
9 |
0 |
0 |
| T30 |
2 |
1 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
2 |
1 |
0 |
0 |
| T33 |
8 |
7 |
0 |
0 |
| T34 |
24 |
23 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T36 |
10 |
9 |
0 |
0 |
| T37 |
34 |
33 |
0 |
0 |
| T38 |
0 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 8 | 88.89 |
| Logical | 9 | 8 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T26,T27,T44 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T19,T47,T45 |
| 1 | 1 | Covered | T26,T27,T44 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T19,T26,T27 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3692376 |
3688650 |
0 |
0 |
|
selKnown1 |
30 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3692376 |
3688650 |
0 |
0 |
| T1 |
7 |
6 |
0 |
0 |
| T2 |
7 |
6 |
0 |
0 |
| T3 |
7 |
6 |
0 |
0 |
| T28 |
43 |
42 |
0 |
0 |
| T29 |
61 |
60 |
0 |
0 |
| T30 |
0 |
134 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
| T32 |
0 |
47 |
0 |
0 |
| T33 |
0 |
48 |
0 |
0 |
| T34 |
0 |
959 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
30 |
0 |
0 |
0 |