Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_plic_gateway
SCORELINECONDTOGGLEFSMBRANCHASSERT
52.27 81.82 0.00 75.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_plic.u_gateway 55.84 81.82 0.00 85.71



Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_gateway

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
55.84 81.82 0.00 85.71


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
55.84 81.82 0.00 85.71


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
18.06 0.00 0.00 1.40 0.00 88.89 u_rv_plic


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : rv_plic_gateway
Line No.TotalCoveredPercent
TOTAL11981.82
ALWAYS2833100.00
ALWAYS3300
ALWAYS33200.00
ALWAYS4333100.00
ALWAYS5533100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' or '../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
28 2 2
29 1 1
33 0 1
34 0 1
43 1 1
44 1 1
46 1 1
55 1 1
56 1 1
58 1 1


Cond Coverage for Module : rv_plic_gateway
TotalCoveredPercent
Conditions500.00
Logical500.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (le_i[i] ? (src_i[i] & ((~src_q[i]))) : src_i[i])
             ---1---
-1-StatusTests
0Not Covered
1Not Covered

 LINE       34
 SUB-EXPRESSION (src_i[i] & ((~src_q[i])))
                 ----1---   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Module : rv_plic_gateway
Line No.TotalCoveredPercent
Branches 8 6 75.00
IF 28 2 2 100.00
TERNARY 34 2 0 0.00
IF 43 2 2 100.00
IF 55 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' or '../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 28 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 34 (le_i[i]) ?

Branches:
-1-StatusTests
1 Not Covered
0 Not Covered


LineNo. Expression -1-: 43 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 55 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_gateway
Line No.TotalCoveredPercent
TOTAL11981.82
ALWAYS2833100.00
ALWAYS3300
ALWAYS33200.00
ALWAYS4333100.00
ALWAYS5533100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' or '../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
28 2 2
29 1 1
33 0 1
34 0 1
43 1 1
44 1 1
46 1 1
55 1 1
56 1 1
58 1 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_gateway
TotalCoveredPercent
Conditions400.00
Logical400.00
Non-Logical00
Event00

 LINE       34
 EXPRESSION (le_i[i] ? (src_i[i] & ((~src_q[i]))) : src_i[i])
             ---1---
-1-StatusTestsExclude Annotation
0Not Covered
1Excluded [UNR] The le_i input is tied off to 0 (only level interrupts supported).

 LINE       34
 SUB-EXPRESSION (src_i[i] & ((~src_q[i])))
                 ----1---   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_gateway
Line No.TotalCoveredPercent
Branches 7 6 85.71
IF 28 2 2 100.00
TERNARY 34 1 0 0.00
IF 43 2 2 100.00
IF 55 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv' or '../src/lowrisc_ip_rv_plic_component_0.1/rtl/rv_plic_gateway.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 28 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 34 (le_i[i]) ?

Branches:
-1-StatusTestsExclude Annotation
1 Excluded [UNR] The le_i input is tied off to 0 (only level interrupts supported).
0 Not Covered


LineNo. Expression -1-: 43 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 55 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%