Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_dm
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.12 99.12

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_rv_dm_0.1/rtl/rv_dm.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_dm 99.12 99.12



Module Instance : tb.dut.top_earlgrey.u_rv_dm

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.12 99.12


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.12 99.12


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.99 55.91 84.05 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : rv_dm
TotalCoveredPercent
Totals 82 78 95.12
Total Bits 906 898 99.12
Total Bits 0->1 453 449 99.12
Total Bits 1->0 453 449 99.12

Ports 82 78 95.12
Port Bits 906 898 99.12
Port Bits 0->1 453 449 99.12
Port Bits 1->0 453 449 99.12

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
lc_hw_debug_en_i[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
pinmux_hw_debug_en_i[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
ndmreset_req_o No No No OUTPUT
dmactive_o Yes Yes T36,T39,T27 Yes T36,T39,T27 OUTPUT
debug_req_o No No No OUTPUT
unavailable_i Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
regs_tl_d_i.a_mask[3:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
regs_tl_d_i.a_address[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_address[20:2] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[21] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_address[23:22] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[24] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
regs_tl_d_i.a_address[31] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
regs_tl_d_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_size[1:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
regs_tl_d_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
regs_tl_d_i.a_opcode[2:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
regs_tl_d_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
regs_tl_d_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
regs_tl_d_o.d_error Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_user.data_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_user.rsp_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_sink Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_size[1:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_opcode[0] Yes Yes *T14,*T16,*T17 Yes T14,T16,T17 OUTPUT
regs_tl_d_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
regs_tl_d_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_address[11:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_address[15:12] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_address[16] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_address[31:17] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
mem_tl_d_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
mem_tl_d_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
mem_tl_d_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_error Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_user.rsp_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_sink Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
mem_tl_d_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 OUTPUT
mem_tl_d_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
mem_tl_d_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.d_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_user.instr_type[3:0] Yes Yes T14,T17,T31 Yes T14,T17,T31 OUTPUT
sba_tl_h_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_address[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
sba_tl_h_o.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_o.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
sba_tl_h_i.a_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_error Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_user.rsp_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_sink Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
sba_tl_h_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
sba_tl_h_i.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T29,T18,T32 Yes T29,T18,T32 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T29,T18,T32 Yes T29,T18,T32 OUTPUT
jtag_i.tdi Yes Yes T36,T39,T27 Yes T36,T39,T27 INPUT
jtag_i.trst_n Yes Yes T36,T39,T27 Yes T36,T39,T27 INPUT
jtag_i.tms Yes Yes T36,T39,T27 Yes T36,T39,T27 INPUT
jtag_i.tck Yes Yes T36,T39,T27 Yes T36,T39,T27 INPUT
jtag_o.tdo_oe Yes Yes T36,T39,T27 Yes T36,T39,T27 OUTPUT
jtag_o.tdo Yes Yes T36,T39,T27 Yes T36,T39,T27 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%