Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : uart
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.69 98.69

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_uart_0.1/rtl/uart.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_uart3 96.73 96.73
tb.dut.top_earlgrey.u_uart1 97.37 97.37
tb.dut.top_earlgrey.u_uart0 98.01 98.01
tb.dut.top_earlgrey.u_uart2 98.68 98.68



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.73 96.73


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.73 96.73


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.99 55.91 84.05 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.37 97.37


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.37 97.37


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.99 55.91 84.05 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.01 98.01


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.01 98.01


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.99 55.91 84.05 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.68 98.68


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.68 98.68


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.99 55.91 84.05 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 39 37 94.87
Total Bits 306 302 98.69
Total Bits 0->1 153 151 98.69
Total Bits 1->0 153 151 98.69

Ports 39 37 94.87
Port Bits 306 302 98.69
Port Bits 0->1 153 151 98.69
Port Bits 1->0 153 151 98.69

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_sink Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T13,T20,T29 Yes T13,T20,T29 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T13,T20,T29 Yes T13,T20,T29 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T13,T20,T29 Yes T13,T20,T29 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T29,T21,T22 Yes T29,T21,T22 OUTPUT
intr_rx_watermark_o Yes Yes T21,T22,T23 Yes T21,T22,T23 OUTPUT
intr_tx_empty_o Yes Yes T29,T21,T22 Yes T29,T21,T22 OUTPUT
intr_rx_overflow_o Yes Yes T21,T22,T23 Yes T21,T22,T23 OUTPUT
intr_rx_frame_err_o Yes Yes T29,T21,T22 Yes T29,T21,T22 OUTPUT
intr_rx_break_err_o Yes Yes T23,T30 Yes T23,T30 OUTPUT
intr_rx_timeout_o Yes Yes T29,T21,T23 Yes T29,T21,T23 OUTPUT
intr_rx_parity_err_o Yes Yes T29,T22,T23 Yes T29,T22,T23 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 39 34 87.18
Total Bits 306 296 96.73
Total Bits 0->1 153 148 96.73
Total Bits 1->0 153 148 96.73

Ports 39 34 87.18
Port Bits 306 296 96.73
Port Bits 0->1 153 148 96.73
Port Bits 1->0 153 148 96.73

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_sink Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T13,T20,T19 Yes T13,T20,T19 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T13,T20,T19 Yes T13,T20,T19 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T29,T18,T19 Yes T29,T18,T19 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T23 Yes T23 OUTPUT
intr_rx_watermark_o Yes Yes T23 Yes T23 OUTPUT
intr_tx_empty_o Yes Yes T23,T30 Yes T23,T30 OUTPUT
intr_rx_overflow_o Yes Yes T23 Yes T23 OUTPUT
intr_rx_frame_err_o No No No OUTPUT
intr_rx_break_err_o No No No OUTPUT
intr_rx_timeout_o No No No OUTPUT
intr_rx_parity_err_o Yes Yes T29,T30 Yes T29,T30 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 39 35 89.74
Total Bits 304 296 97.37
Total Bits 0->1 152 148 97.37
Total Bits 1->0 152 148 97.37

Ports 39 35 89.74
Port Bits 304 296 97.37
Port Bits 0->1 152 148 97.37
Port Bits 1->0 152 148 97.37

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T14,T15,T16 Yes T14,T16,T17 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_data[31:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_sink Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T13,T18,T19 Yes T13,T18,T19 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T13,T18,T19 Yes T13,T18,T19 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T13,T20,T18 Yes T13,T20,T18 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T22,T23 Yes T22,T23 OUTPUT
intr_rx_watermark_o Yes Yes T21 Yes T21 OUTPUT
intr_tx_empty_o Yes Yes T30 Yes T30 OUTPUT
intr_rx_overflow_o Yes Yes T21 Yes T21 OUTPUT
intr_rx_frame_err_o Yes Yes T29,T22,T30 Yes T29,T22,T30 OUTPUT
intr_rx_break_err_o Yes Yes T23 Yes T23 OUTPUT
intr_rx_timeout_o No No No OUTPUT
intr_rx_parity_err_o No No No OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 39 36 92.31
Total Bits 302 296 98.01
Total Bits 0->1 151 148 98.01
Total Bits 1->0 151 148 98.01

Ports 39 36 92.31
Port Bits 302 296 98.01
Port Bits 0->1 151 148 98.01
Port Bits 1->0 151 148 98.01

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T14,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_sink Yes Yes T14,T15,T16 Yes T14,T16,T17 OUTPUT
tl_o.d_source[5:0] Yes Yes T14,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T14,*T15,*T16 Yes T14,T16,T17 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T20,T29,T34 Yes T20,T29,T34 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T20,T29,T34 Yes T20,T29,T34 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T18,T19,T32 Yes T18,T19,T32 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T22,T23 Yes T22,T23 OUTPUT
intr_rx_watermark_o Yes Yes T23 Yes T23 OUTPUT
intr_tx_empty_o Yes Yes T29,T21,T23 Yes T29,T21,T23 OUTPUT
intr_rx_overflow_o Yes Yes T22 Yes T22 OUTPUT
intr_rx_frame_err_o No No No OUTPUT
intr_rx_break_err_o Yes Yes T30 Yes T30 OUTPUT
intr_rx_timeout_o Yes Yes T21,T23,T30 Yes T21,T23,T30 OUTPUT
intr_rx_parity_err_o Yes Yes T29,T22,T23 Yes T29,T22,T23 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 39 37 94.87
Total Bits 304 300 98.68
Total Bits 0->1 152 150 98.68
Total Bits 1->0 152 150 98.68

Ports 39 37 94.87
Port Bits 304 300 98.68
Port Bits 0->1 152 150 98.68
Port Bits 1->0 152 150 98.68

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_o.a_ready Yes Yes T15,T16,T17 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_data[31:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_sink Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_source[5:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T14,T16,T17 Yes T14,T16,T17 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T14,*T16,*T17 Yes T14,T16,T17 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T13,T29,T19 Yes T13,T29,T19 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T13,T29,T19 Yes T13,T29,T19 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T18,T19,T32 Yes T18,T19,T32 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T29,T21,T23 Yes T29,T21,T23 OUTPUT
intr_rx_watermark_o Yes Yes T21,T22 Yes T21,T22 OUTPUT
intr_tx_empty_o Yes Yes T29,T22,T23 Yes T29,T22,T23 OUTPUT
intr_rx_overflow_o Yes Yes T22,T23 Yes T22,T23 OUTPUT
intr_rx_frame_err_o Yes Yes T21 Yes T21 OUTPUT
intr_rx_break_err_o Yes Yes T30 Yes T30 OUTPUT
intr_rx_timeout_o Yes Yes T29 Yes T29 OUTPUT
intr_rx_parity_err_o Yes Yes T22,T23 Yes T22,T23 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%