Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pattgen
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.67 98.67

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_pattgen_0.1/rtl/pattgen.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_pattgen 98.67 98.67



Module Instance : tb.dut.top_earlgrey.u_pattgen

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.67 98.67


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.67 98.67


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
84.37 69.18 83.95 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : pattgen
TotalCoveredPercent
Totals 35 33 94.29
Total Bits 300 296 98.67
Total Bits 0->1 150 148 98.67
Total Bits 1->0 150 148 98.67

Ports 35 33 94.29
Port Bits 300 296 98.67
Port Bits 0->1 150 148 98.67
Port Bits 1->0 150 148 98.67

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
rst_ni Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.d_ready Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 INPUT
tl_i.a_mask[3:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19:17] Yes Yes *T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T14,*T15,*T16 Yes T14,T15,T16 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
tl_i.a_valid Yes Yes T15,T16,T17 Yes T15,T16,T17 INPUT
tl_o.a_ready Yes Yes T15,T17,T18 Yes T14,T15,T16 OUTPUT
tl_o.d_error Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_data[31:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_sink Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_source[5:0] Yes Yes T15,T16,*T17 Yes T15,T16,T17 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T15,*T16,*T18 Yes T15,T16,T18 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T15,T16,T17 Yes T15,T16,T17 OUTPUT
alert_rx_i[0].ack_n Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
alert_rx_i[0].ack_p Yes Yes T19,T20,T21 Yes T19,T20,T21 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_tx_o[0].alert_p Yes Yes T19,T20,T21 Yes T19,T20,T21 OUTPUT
cio_pda0_tx_o Yes Yes T26,T23 Yes T26,T23 OUTPUT
cio_pcl0_tx_o Yes Yes T19,T21,T22 Yes T19,T21,T22 OUTPUT
cio_pda1_tx_o Yes Yes T34 Yes T34 OUTPUT
cio_pcl1_tx_o Yes Yes T19,T20,T21 Yes T19,T20,T21 OUTPUT
cio_pda0_tx_en_o Unreachable Unreachable Unreachable OUTPUT
cio_pcl0_tx_en_o Unreachable Unreachable Unreachable OUTPUT
cio_pda1_tx_en_o Unreachable Unreachable Unreachable OUTPUT
cio_pcl1_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_done_ch0_o Yes Yes T26,T23,T25 Yes T26,T23,T25 OUTPUT
intr_done_ch1_o Yes Yes T24 Yes T24 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%