Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
524386804 |
10291 |
0 |
0 |
T1 |
6628812 |
251 |
0 |
0 |
T2 |
1085732 |
0 |
0 |
0 |
T8 |
1022684 |
49 |
0 |
0 |
T9 |
8197992 |
300 |
0 |
0 |
T20 |
2068735 |
98 |
0 |
0 |
T22 |
83674 |
49 |
0 |
0 |
T23 |
7189786 |
242 |
0 |
0 |
T31 |
6975685 |
263 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T40 |
4124745 |
0 |
0 |
0 |
T41 |
1017313 |
0 |
0 |
0 |
T43 |
0 |
236 |
0 |
0 |
T44 |
153306 |
49 |
0 |
0 |
T51 |
61686 |
0 |
0 |
0 |
T53 |
653142 |
0 |
0 |
0 |
T62 |
0 |
49 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
545758741 |
10293 |
0 |
0 |
T1 |
6911653 |
251 |
0 |
0 |
T2 |
1131634 |
0 |
0 |
0 |
T8 |
1063932 |
49 |
0 |
0 |
T9 |
8533303 |
300 |
0 |
0 |
T20 |
2153007 |
98 |
0 |
0 |
T22 |
83674 |
49 |
0 |
0 |
T23 |
7496680 |
242 |
0 |
0 |
T31 |
7286930 |
263 |
0 |
0 |
T32 |
0 |
10 |
0 |
0 |
T40 |
4293161 |
0 |
0 |
0 |
T41 |
1058425 |
0 |
0 |
0 |
T43 |
0 |
236 |
0 |
0 |
T44 |
153306 |
49 |
0 |
0 |
T51 |
61686 |
0 |
0 |
0 |
T53 |
681558 |
0 |
0 |
0 |
T62 |
0 |
49 |
0 |
0 |