Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
214 |
0 |
0 |
T1 |
2627 |
2 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
5 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
10 |
0 |
0 |
T31 |
2851 |
4 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
214 |
0 |
0 |
T1 |
285468 |
2 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
5 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
10 |
0 |
0 |
T31 |
314096 |
4 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
214 |
0 |
0 |
T1 |
285468 |
2 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
5 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
10 |
0 |
0 |
T31 |
314096 |
4 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
214 |
0 |
0 |
T1 |
2627 |
2 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
5 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
10 |
0 |
0 |
T31 |
2851 |
4 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T23 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
209 |
0 |
0 |
T1 |
2627 |
4 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
1 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
5 |
0 |
0 |
T31 |
2851 |
8 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
210 |
0 |
0 |
T1 |
285468 |
4 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
1 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
5 |
0 |
0 |
T31 |
314096 |
8 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T23 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
209 |
0 |
0 |
T1 |
285468 |
4 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
1 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
5 |
0 |
0 |
T31 |
314096 |
8 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
209 |
0 |
0 |
T1 |
2627 |
4 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
1 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
5 |
0 |
0 |
T31 |
2851 |
8 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
179 |
0 |
0 |
T1 |
2627 |
5 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
4 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
617 |
1 |
0 |
0 |
T23 |
2792 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
675 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
179 |
0 |
0 |
T1 |
285468 |
5 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
4 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
41220 |
1 |
0 |
0 |
T23 |
309686 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
50427 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
179 |
0 |
0 |
T1 |
285468 |
5 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
4 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
41220 |
1 |
0 |
0 |
T23 |
309686 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
50427 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
179 |
0 |
0 |
T1 |
2627 |
5 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
4 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
617 |
1 |
0 |
0 |
T23 |
2792 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
675 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
227 |
0 |
0 |
T1 |
2627 |
5 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
8 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
8 |
0 |
0 |
T31 |
2851 |
11 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
227 |
0 |
0 |
T1 |
285468 |
5 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
8 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
8 |
0 |
0 |
T31 |
314096 |
11 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
227 |
0 |
0 |
T1 |
285468 |
5 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
8 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
8 |
0 |
0 |
T31 |
314096 |
11 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
227 |
0 |
0 |
T1 |
2627 |
5 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
8 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
8 |
0 |
0 |
T31 |
2851 |
11 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
207 |
0 |
0 |
T1 |
2627 |
6 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
2 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
2 |
0 |
0 |
T31 |
2851 |
5 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
207 |
0 |
0 |
T1 |
285468 |
6 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
2 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
2 |
0 |
0 |
T31 |
314096 |
5 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
207 |
0 |
0 |
T1 |
285468 |
6 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
2 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
2 |
0 |
0 |
T31 |
314096 |
5 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
207 |
0 |
0 |
T1 |
2627 |
6 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
2 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
2 |
0 |
0 |
T31 |
2851 |
5 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T23 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
206 |
0 |
0 |
T1 |
2627 |
10 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
1 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
2 |
0 |
0 |
T31 |
2851 |
8 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
206 |
0 |
0 |
T1 |
285468 |
10 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
1 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
2 |
0 |
0 |
T31 |
314096 |
8 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T23 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T23 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
206 |
0 |
0 |
T1 |
285468 |
10 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
1 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
2 |
0 |
0 |
T31 |
314096 |
8 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
206 |
0 |
0 |
T1 |
2627 |
10 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
1 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
2 |
0 |
0 |
T31 |
2851 |
8 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
213 |
0 |
0 |
T1 |
2627 |
3 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
8 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
1 |
0 |
0 |
T31 |
2851 |
5 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
213 |
0 |
0 |
T1 |
285468 |
3 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
8 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
1 |
0 |
0 |
T31 |
314096 |
5 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
213 |
0 |
0 |
T1 |
285468 |
3 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
8 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
1 |
0 |
0 |
T31 |
314096 |
5 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
213 |
0 |
0 |
T1 |
2627 |
3 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
8 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
1 |
0 |
0 |
T31 |
2851 |
5 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T8 |
1 | 1 | Covered | T1,T20,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T4,T5 |
0 | 1 | Covered | T1,T20,T8 |
1 | 0 | Covered | T1,T20,T9 |
1 | 1 | Covered | T1,T20,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233884 |
219 |
0 |
0 |
T1 |
2627 |
3 |
0 |
0 |
T2 |
638 |
0 |
0 |
0 |
T8 |
668 |
1 |
0 |
0 |
T9 |
3072 |
2 |
0 |
0 |
T20 |
943 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
2792 |
2 |
0 |
0 |
T31 |
2851 |
7 |
0 |
0 |
T40 |
1689 |
0 |
0 |
0 |
T41 |
625 |
0 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
622 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21605821 |
220 |
0 |
0 |
T1 |
285468 |
3 |
0 |
0 |
T2 |
46540 |
0 |
0 |
0 |
T8 |
41916 |
1 |
0 |
0 |
T9 |
338383 |
2 |
0 |
0 |
T20 |
85215 |
2 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T23 |
309686 |
2 |
0 |
0 |
T31 |
314096 |
7 |
0 |
0 |
T40 |
170105 |
0 |
0 |
0 |
T41 |
41737 |
0 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T53 |
29038 |
0 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |