Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Line Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL3636100.00
CONT_ASSIGN5500
CONT_ASSIGN19411100.00
CONT_ASSIGN19511100.00
ALWAYS2191212100.00
ALWAYS2631212100.00
ALWAYS30755100.00
ALWAYS31655100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 unreachable
194 1 1
195 1 1
219 1 1
222 1 1
223 1 1
225 1 1
229 1 1
230 1 1
233 1 1
234 1 1
MISSING_ELSE
241 1 1
242 1 1
245 1 1
246 1 1
MISSING_ELSE
263 1 1
266 1 1
267 1 1
269 1 1
273 1 1
274 1 1
277 1 1
278 1 1
MISSING_ELSE
285 1 1
286 1 1
289 1 1
290 1 1
MISSING_ELSE
307 1 1
308 1 1
309 1 1
311 1 1
312 1 1
316 1 1
317 1 1
318 1 1
320 1 1
321 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Module : prim_sync_reqack
TotalCoveredPercent
Conditions6466.67
Logical6466.67
Non-Logical00
Event00

 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
-1--2-StatusTests
01Not Covered
10CoveredT59,T56,T57
11CoveredT59,T56,T57

 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT59,T56,T57

Branch Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
Branches 12 12 100.00
CASE 225 4 4 100.00
CASE 269 4 4 100.00
IF 307 2 2 100.00
IF 316 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs) -2-: 233 if (gen_nrz_hs_protocol.src_handshake) -3-: 245 if (gen_nrz_hs_protocol.src_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T59,T56,T57
EVEN 0 - Covered T59,T56,T57
ODD - 1 Covered T59,T56,T57
ODD - 0 Covered T59,T56,T57


LineNo. Expression -1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs) -2-: 277 if (gen_nrz_hs_protocol.dst_handshake) -3-: 289 if (gen_nrz_hs_protocol.dst_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T59,T56,T57
EVEN 0 - Covered T59,T56,T57
ODD - 1 Covered T59,T56,T57
ODD - 0 Covered T59,T56,T57


LineNo. Expression -1-: 307 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T32,T33,T34
0 Covered T29,T30,T31


LineNo. Expression -1-: 316 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T29,T30,T31
0 Covered T29,T30,T31


Assert Coverage for Module : prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 621110223 4129 0 0
SyncReqAckHoldReq 805349812 3995 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 621110223 4129 0 0
T7 23807 1 0 0
T8 0 11 0 0
T9 0 1 0 0
T10 0 6 0 0
T14 0 6 0 0
T15 0 6 0 0
T16 0 13 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T39 67441 0 0 0
T40 65481 0 0 0
T56 678620 17 0 0
T57 684685 16 0 0
T59 88935 2 0 0
T81 19425 0 0 0
T82 160541 0 0 0
T83 68539 0 0 0
T84 42006 0 0 0
T90 454672 2 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0
T233 19674 9 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 805349812 3995 0 0
T7 486 1 0 0
T8 0 11 0 0
T9 0 1 0 0
T10 0 6 0 0
T14 0 6 0 0
T15 0 6 0 0
T16 0 13 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T39 939 0 0 0
T40 905 0 0 0
T56 5882 2 0 0
T57 6032 2 0 0
T59 1131 2 0 0
T81 390 0 0 0
T82 1525 0 0 0
T83 906 0 0 0
T84 569 0 0 0
T90 454672 2 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0
T233 80398 9 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%