Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T28,T14,T26 |
1 | 0 | Covered | T28,T14,T26 |
1 | 1 | Covered | T14,T27,T30 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T28,T14,T26 |
1 | 0 | Covered | T14,T27,T30 |
1 | 1 | Covered | T28,T14,T26 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
99 |
0 |
0 |
T14 |
39758 |
11 |
0 |
0 |
T26 |
2085121 |
49 |
0 |
0 |
T27 |
28441 |
6 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
6 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
49589 |
6 |
0 |
0 |
T33 |
0 |
8 |
0 |
0 |
T34 |
0 |
8 |
0 |
0 |
T77 |
48804 |
0 |
0 |
0 |
T78 |
44287 |
0 |
0 |
0 |
T79 |
151859 |
0 |
0 |
0 |
T80 |
52909 |
0 |
0 |
0 |
T81 |
58589 |
0 |
0 |
0 |
T82 |
40282 |
0 |
0 |
0 |
T83 |
44374 |
0 |
0 |
0 |
T84 |
46642 |
0 |
0 |
0 |
T85 |
118115 |
0 |
0 |
0 |
T106 |
43991 |
0 |
0 |
0 |
T201 |
66919 |
0 |
0 |
0 |
T294 |
66113 |
0 |
0 |
0 |
T309 |
305647 |
0 |
0 |
0 |
T347 |
327465 |
0 |
0 |
0 |
T363 |
66459 |
0 |
0 |
0 |
T369 |
103734 |
0 |
0 |
0 |
T378 |
46048 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
106 |
0 |
0 |
T14 |
77686 |
12 |
0 |
0 |
T26 |
1674809 |
49 |
0 |
0 |
T27 |
28441 |
7 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
7 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
824 |
7 |
0 |
0 |
T33 |
0 |
9 |
0 |
0 |
T34 |
0 |
9 |
0 |
0 |
T77 |
94479 |
0 |
0 |
0 |
T78 |
85823 |
0 |
0 |
0 |
T79 |
298957 |
0 |
0 |
0 |
T80 |
102488 |
0 |
0 |
0 |
T81 |
115267 |
0 |
0 |
0 |
T82 |
78527 |
0 |
0 |
0 |
T83 |
87269 |
0 |
0 |
0 |
T84 |
91445 |
0 |
0 |
0 |
T85 |
231634 |
0 |
0 |
0 |
T106 |
43991 |
0 |
0 |
0 |
T201 |
66919 |
0 |
0 |
0 |
T294 |
66113 |
0 |
0 |
0 |
T309 |
245891 |
0 |
0 |
0 |
T347 |
263259 |
0 |
0 |
0 |
T363 |
66459 |
0 |
0 |
0 |
T369 |
103734 |
0 |
0 |
0 |
T378 |
46048 |
0 |
0 |
0 |