Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T28,T14,T26 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T28,T14,T26 |
1 | 1 | Covered | T28,T14,T26 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T27,T30 |
1 | 0 | Covered | T28,T14,T26 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T28,T14,T26 |
1 | 1 | Covered | T28,T14,T26 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T27,T30 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T27 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T26,T27 |
1 | 1 | Covered | T14,T26,T27 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T14,T26,T27 |
1 | - | Covered | T14,T27,T30 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T26,T27 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T26,T27 |
1 | 1 | Covered | T14,T26,T27 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T28,T14,T26 |
0 |
0 |
1 |
Covered |
T28,T14,T26 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T28,T14,T26 |
0 |
0 |
1 |
Covered |
T28,T14,T26 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
20734 |
0 |
0 |
T14 |
77076 |
3474 |
0 |
0 |
T26 |
2070205 |
7490 |
0 |
0 |
T27 |
27977 |
1457 |
0 |
0 |
T28 |
0 |
396 |
0 |
0 |
T29 |
0 |
352 |
0 |
0 |
T30 |
0 |
1105 |
0 |
0 |
T31 |
0 |
303 |
0 |
0 |
T32 |
49589 |
1512 |
0 |
0 |
T33 |
0 |
2333 |
0 |
0 |
T34 |
0 |
2312 |
0 |
0 |
T77 |
93436 |
0 |
0 |
0 |
T78 |
84906 |
0 |
0 |
0 |
T79 |
297370 |
0 |
0 |
0 |
T80 |
101378 |
0 |
0 |
0 |
T81 |
114630 |
0 |
0 |
0 |
T82 |
77848 |
0 |
0 |
0 |
T83 |
86776 |
0 |
0 |
0 |
T84 |
90832 |
0 |
0 |
0 |
T85 |
230102 |
0 |
0 |
0 |
T106 |
43234 |
0 |
0 |
0 |
T201 |
65997 |
0 |
0 |
0 |
T294 |
65371 |
0 |
0 |
0 |
T309 |
302595 |
0 |
0 |
0 |
T347 |
324605 |
0 |
0 |
0 |
T363 |
65755 |
0 |
0 |
0 |
T369 |
102715 |
0 |
0 |
0 |
T378 |
45025 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
33049825 |
28673125 |
0 |
0 |
T1 |
10800 |
6700 |
0 |
0 |
T2 |
13725 |
9675 |
0 |
0 |
T3 |
19050 |
14950 |
0 |
0 |
T16 |
30500 |
26425 |
0 |
0 |
T17 |
19225 |
15175 |
0 |
0 |
T18 |
16250 |
12125 |
0 |
0 |
T23 |
47800 |
43750 |
0 |
0 |
T49 |
13175 |
9125 |
0 |
0 |
T65 |
19575 |
15475 |
0 |
0 |
T66 |
9150 |
5050 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
55 |
0 |
0 |
T14 |
77076 |
8 |
0 |
0 |
T26 |
2070205 |
25 |
0 |
0 |
T27 |
27977 |
3 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
49589 |
3 |
0 |
0 |
T33 |
0 |
5 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T77 |
93436 |
0 |
0 |
0 |
T78 |
84906 |
0 |
0 |
0 |
T79 |
297370 |
0 |
0 |
0 |
T80 |
101378 |
0 |
0 |
0 |
T81 |
114630 |
0 |
0 |
0 |
T82 |
77848 |
0 |
0 |
0 |
T83 |
86776 |
0 |
0 |
0 |
T84 |
90832 |
0 |
0 |
0 |
T85 |
230102 |
0 |
0 |
0 |
T106 |
43234 |
0 |
0 |
0 |
T201 |
65997 |
0 |
0 |
0 |
T294 |
65371 |
0 |
0 |
0 |
T309 |
302595 |
0 |
0 |
0 |
T347 |
324605 |
0 |
0 |
0 |
T363 |
65755 |
0 |
0 |
0 |
T369 |
102715 |
0 |
0 |
0 |
T378 |
45025 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
687275 |
672600 |
0 |
0 |
T2 |
1027900 |
1010950 |
0 |
0 |
T3 |
1504275 |
1494325 |
0 |
0 |
T16 |
2716750 |
2699800 |
0 |
0 |
T17 |
1531800 |
1517000 |
0 |
0 |
T18 |
1179325 |
1159800 |
0 |
0 |
T23 |
5314100 |
5287900 |
0 |
0 |
T49 |
1079525 |
1059850 |
0 |
0 |
T65 |
1707375 |
1693900 |
0 |
0 |
T66 |
468800 |
455025 |
0 |
0 |