Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : spi_device
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.43 88.43

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_spi_device_0.1/rtl/spi_device.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_spi_device 98.45 98.45



Module Instance : tb.dut.top_earlgrey.u_spi_device

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.45 98.45


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.45 98.45


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.41 90.68 92.56 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : spi_device
TotalCoveredPercent
Totals 65 54 83.08
Total Bits 432 382 88.43
Total Bits 0->1 216 191 88.43
Total Bits 1->0 216 191 88.43

Ports 65 54 83.08
Port Bits 432 382 88.43
Port Bits 0->1 216 191 88.43
Port Bits 1->0 216 191 88.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[12:0] Yes Yes T31,T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[15:13] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T117,T56 Yes T28,T117,T56 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T117,T56 Yes T28,T117,T56 OUTPUT
cio_sck_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_csb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_sd_o[3:0] Yes Yes T118,T119,T120 Yes T118,T119,T120 OUTPUT
cio_sd_en_o[3:0] Yes Yes T119,T120,T121 Yes T119,T120,T121 OUTPUT
cio_sd_i[3:0] Yes Yes T1,T2,T3 Yes T122,T1,T2 INPUT
cio_tpm_csb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
passthrough_o.s_en[0] Yes Yes *T118,*T119,*T120 Yes T118,T119,T120 OUTPUT
passthrough_o.s_en[3:1] No No No OUTPUT
passthrough_o.s[3:0] Yes Yes T1,T2,T3 Yes T122,T1,T2 OUTPUT
passthrough_o.csb_en No No No OUTPUT
passthrough_o.csb Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
passthrough_o.sck_en No No No OUTPUT
passthrough_o.sck Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
passthrough_o.passthrough_en Yes Yes T119,T121,T123 Yes T118,T119,T120 OUTPUT
passthrough_i.s[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
intr_generic_rx_full_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_generic_rx_watermark_o Yes Yes T28,T124,T125 Yes T28,T124,T125 OUTPUT
intr_generic_tx_watermark_o Yes Yes T110,T124,T125 Yes T110,T124,T125 OUTPUT
intr_generic_rx_error_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_generic_rx_overflow_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_generic_tx_underflow_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_upload_cmdfifo_not_empty_o Yes Yes T119,T125,T121 Yes T119,T125,T121 OUTPUT
intr_upload_payload_not_empty_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_upload_payload_overflow_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_readbuf_watermark_o Yes Yes T28,T125,T127 Yes T28,T125,T127 OUTPUT
intr_readbuf_flip_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_tpm_header_not_empty_o Yes Yes T125,T129,T130 Yes T125,T129,T130 OUTPUT
ram_cfg_i.b_ram_lcfg.cfg[3:0] No No No INPUT
ram_cfg_i.b_ram_lcfg.cfg_en No No No INPUT
ram_cfg_i.a_ram_lcfg.cfg[3:0] No No No INPUT
ram_cfg_i.a_ram_lcfg.cfg_en No No No INPUT
ram_cfg_i.b_ram_fcfg.cfg[3:0] No No No INPUT
ram_cfg_i.b_ram_fcfg.cfg_en No No No INPUT
ram_cfg_i.a_ram_fcfg.cfg[3:0] No No No INPUT
ram_cfg_i.a_ram_fcfg.cfg_en No No No INPUT
sck_monitor_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
mbist_en_i Unreachable Unreachable Unreachable INPUT
scan_clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_spi_device
TotalCoveredPercent
Totals 55 54 98.18
Total Bits 388 382 98.45
Total Bits 0->1 194 191 98.45
Total Bits 1->0 194 191 98.45

Ports 55 54 98.18
Port Bits 388 382 98.45
Port Bits 0->1 194 191 98.45
Port Bits 1->0 194 191 98.45

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[12:0] Yes Yes T31,T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[15:13] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T117,T56 Yes T28,T117,T56 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T117,T56 Yes T28,T117,T56 OUTPUT
cio_sck_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_csb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_sd_o[3:0] Yes Yes T118,T119,T120 Yes T118,T119,T120 OUTPUT
cio_sd_en_o[3:0] Yes Yes T119,T120,T121 Yes T119,T120,T121 OUTPUT
cio_sd_i[3:0] Yes Yes T1,T2,T3 Yes T122,T1,T2 INPUT
cio_tpm_csb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
passthrough_o.s_en[0] Yes Yes *T118,*T119,*T120 Yes T118,T119,T120 OUTPUT
passthrough_o.s_en[3:1] No No No OUTPUT
passthrough_o.s[3:0] Yes Yes T1,T2,T3 Yes T122,T1,T2 OUTPUT
passthrough_o.csb_en[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off.
passthrough_o.csb Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
passthrough_o.sck_en[0:0] Excluded Excluded Excluded OUTPUT [UNR] Tied off.
passthrough_o.sck Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
passthrough_o.passthrough_en Yes Yes T119,T121,T123 Yes T118,T119,T120 OUTPUT
passthrough_i.s[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
intr_generic_rx_full_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_generic_rx_watermark_o Yes Yes T28,T124,T125 Yes T28,T124,T125 OUTPUT
intr_generic_tx_watermark_o Yes Yes T110,T124,T125 Yes T110,T124,T125 OUTPUT
intr_generic_rx_error_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_generic_rx_overflow_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_generic_tx_underflow_o Yes Yes T124,T125,T126 Yes T124,T125,T126 OUTPUT
intr_upload_cmdfifo_not_empty_o Yes Yes T119,T125,T121 Yes T119,T125,T121 OUTPUT
intr_upload_payload_not_empty_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_upload_payload_overflow_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_readbuf_watermark_o Yes Yes T28,T125,T127 Yes T28,T125,T127 OUTPUT
intr_readbuf_flip_o Yes Yes T125,T127,T128 Yes T125,T127,T128 OUTPUT
intr_tpm_header_not_empty_o Yes Yes T125,T129,T130 Yes T125,T129,T130 OUTPUT
ram_cfg_i.b_ram_lcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_lcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_lcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_lcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_fcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.b_ram_fcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_fcfg.cfg[3:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
ram_cfg_i.a_ram_fcfg.cfg_en[0:0] Excluded Excluded Excluded INPUT [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv
sck_monitor_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
mbist_en_i Unreachable Unreachable Unreachable INPUT
scan_clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
scan_rst_ni Unreachable Unreachable Unreachable INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%