Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : uart
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_uart_0.1/rtl/uart.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_uart0 100.00 100.00
tb.dut.top_earlgrey.u_uart1 100.00 100.00
tb.dut.top_earlgrey.u_uart2 100.00 100.00
tb.dut.top_earlgrey.u_uart3 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_uart0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.41 90.68 92.56 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.41 90.68 92.56 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.41 90.68 92.56 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_uart3

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.41 90.68 92.56 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : uart
TotalCoveredPercent
Totals 39 39 100.00
Total Bits 306 306 100.00
Total Bits 0->1 153 153 100.00
Total Bits 1->0 153 153 100.00

Ports 39 39 100.00
Port Bits 306 306 100.00
Port Bits 0->1 153 153 100.00
Port Bits 1->0 153 153 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[5:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T294,T56 Yes T28,T294,T56 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T138,T57 Yes T56,T138,T57 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T138,T57 Yes T56,T138,T57 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T294,T56 Yes T28,T294,T56 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T28,T145,T169 Yes T28,T145,T169 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T28,T169,T168 Yes T28,T169,T168 OUTPUT
intr_rx_watermark_o Yes Yes T28,T169,T168 Yes T28,T169,T168 OUTPUT
intr_tx_empty_o Yes Yes T28,T169,T168 Yes T28,T169,T168 OUTPUT
intr_rx_overflow_o Yes Yes T169,T168,T179 Yes T169,T168,T179 OUTPUT
intr_rx_frame_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_break_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_timeout_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT
intr_rx_parity_err_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
TotalCoveredPercent
Totals 39 39 100.00
Total Bits 302 302 100.00
Total Bits 0->1 151 151 100.00
Total Bits 1->0 151 151 100.00

Ports 39 39 100.00
Port Bits 302 302 100.00
Port Bits 0->1 151 151 100.00
Port Bits 1->0 151 151 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[5:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T56,T22 Yes T28,T56,T22 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T56,T22 Yes T28,T56,T22 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T145,T327,T303 Yes T145,T327,T303 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT
intr_rx_watermark_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_tx_empty_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_overflow_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_frame_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_break_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_timeout_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT
intr_rx_parity_err_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
TotalCoveredPercent
Totals 39 39 100.00
Total Bits 304 304 100.00
Total Bits 0->1 152 152 100.00
Total Bits 1->0 152 152 100.00

Ports 39 39 100.00
Port Bits 304 304 100.00
Port Bits 0->1 152 152 100.00
Port Bits 1->0 152 152 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[5:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T294,T56 Yes T28,T294,T56 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T294,T56 Yes T28,T294,T56 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T28,T169,T186 Yes T28,T169,T186 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T169,T135,T136 Yes T169,T135,T136 OUTPUT
intr_rx_watermark_o Yes Yes T28,T169,T135 Yes T28,T169,T135 OUTPUT
intr_tx_empty_o Yes Yes T169,T135,T136 Yes T169,T135,T136 OUTPUT
intr_rx_overflow_o Yes Yes T169,T135,T136 Yes T169,T135,T136 OUTPUT
intr_rx_frame_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_break_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_timeout_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT
intr_rx_parity_err_o Yes Yes T28,T135,T136 Yes T28,T135,T136 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
TotalCoveredPercent
Totals 39 39 100.00
Total Bits 304 304 100.00
Total Bits 0->1 152 152 100.00
Total Bits 1->0 152 152 100.00

Ports 39 39 100.00
Port Bits 304 304 100.00
Port Bits 0->1 152 152 100.00
Port Bits 1->0 152 152 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[5:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[16:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T28,T56,T138 Yes T28,T56,T138 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T138,T57 Yes T56,T138,T57 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T138,T57 Yes T56,T138,T57 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T28,T56,T138 Yes T28,T56,T138 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T28,T168,T179 Yes T28,T168,T179 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T168,T179,T135 Yes T168,T179,T135 OUTPUT
intr_rx_watermark_o Yes Yes T168,T179,T135 Yes T168,T179,T135 OUTPUT
intr_tx_empty_o Yes Yes T28,T168,T179 Yes T28,T168,T179 OUTPUT
intr_rx_overflow_o Yes Yes T168,T179,T135 Yes T168,T179,T135 OUTPUT
intr_rx_frame_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_break_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_timeout_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_parity_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
TotalCoveredPercent
Totals 39 39 100.00
Total Bits 306 306 100.00
Total Bits 0->1 153 153 100.00
Total Bits 1->0 153 153 100.00

Ports 39 39 100.00
Port Bits 306 306 100.00
Port Bits 0->1 153 153 100.00
Port Bits 1->0 153 153 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
rst_ni Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_i.d_ready Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_mask[3:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[5:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[15:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_address[29:18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_i.a_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 INPUT
tl_o.a_ready Yes Yes T32,T28,T54 Yes T31,T32,T28 OUTPUT
tl_o.d_error Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_data[31:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_sink Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[5:0] Yes Yes T31,T32,T53 Yes T31,T32,T53 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T31,*T32,*T28 Yes T31,T32,T28 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T31,T32,T28 Yes T31,T32,T28 OUTPUT
alert_rx_i[0].ack_n Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
alert_rx_i[0].ack_p Yes Yes T56,T272,T596 Yes T56,T272,T596 INPUT
alert_rx_i[0].ping_n Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_rx_i[0].ping_p Yes Yes T56,T57,T58 Yes T56,T57,T58 INPUT
alert_tx_o[0].alert_n Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
alert_tx_o[0].alert_p Yes Yes T56,T272,T596 Yes T56,T272,T596 OUTPUT
cio_rx_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_tx_o Yes Yes T161,T95,T162 Yes T161,T95,T162 OUTPUT
cio_tx_en_o Unreachable Unreachable Unreachable OUTPUT
intr_tx_watermark_o Yes Yes T28,T161,T95 Yes T28,T161,T95 OUTPUT
intr_rx_watermark_o Yes Yes T161,T95,T162 Yes T161,T95,T162 OUTPUT
intr_tx_empty_o Yes Yes T28,T161,T95 Yes T28,T161,T95 OUTPUT
intr_rx_overflow_o Yes Yes T161,T95,T162 Yes T161,T95,T162 OUTPUT
intr_rx_frame_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_break_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_timeout_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT
intr_rx_parity_err_o Yes Yes T135,T136,T137 Yes T135,T136,T137 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%