Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.44 96.47 89.29 100.00 100.00 71.43 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 678821586 3754 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 678821586 3754 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 678821586 3754 0 0
T17 76680 1 0 0
T18 154838 2 0 0
T19 89980 1 0 0
T20 237755 4 0 0
T21 233791 4 0 0
T41 739788 10 0 0
T72 460206 1 0 0
T73 153066 4 0 0
T74 222948 4 0 0
T75 114152 1 0 0
T145 84093 4 0 0
T147 0 6 0 0
T148 0 5 0 0
T190 90078 0 0 0
T227 0 7 0 0
T228 0 4 0 0
T229 0 4 0 0
T230 242381 0 0 0
T231 250977 0 0 0
T232 690162 0 0 0
T233 256268 0 0 0
T234 81257 0 0 0
T235 128369 0 0 0
T236 224004 0 0 0
T237 206087 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 678821586 3754 0 0
T17 76680 1 0 0
T18 154838 2 0 0
T19 89980 1 0 0
T20 237755 4 0 0
T21 233791 4 0 0
T41 739788 10 0 0
T72 460206 1 0 0
T73 153066 4 0 0
T74 222948 4 0 0
T75 114152 1 0 0
T145 84093 4 0 0
T147 0 6 0 0
T148 0 5 0 0
T190 90078 0 0 0
T227 0 7 0 0
T228 0 4 0 0
T229 0 4 0 0
T230 242381 0 0 0
T231 250977 0 0 0
T232 690162 0 0 0
T233 256268 0 0 0
T234 81257 0 0 0
T235 128369 0 0 0
T236 224004 0 0 0
T237 206087 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 339410793 30 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 339410793 30 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 339410793 30 0 0
T145 84093 4 0 0
T147 0 6 0 0
T148 0 5 0 0
T190 90078 0 0 0
T227 0 7 0 0
T228 0 4 0 0
T229 0 4 0 0
T230 242381 0 0 0
T231 250977 0 0 0
T232 690162 0 0 0
T233 256268 0 0 0
T234 81257 0 0 0
T235 128369 0 0 0
T236 224004 0 0 0
T237 206087 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 339410793 30 0 0
T145 84093 4 0 0
T147 0 6 0 0
T148 0 5 0 0
T190 90078 0 0 0
T227 0 7 0 0
T228 0 4 0 0
T229 0 4 0 0
T230 242381 0 0 0
T231 250977 0 0 0
T232 690162 0 0 0
T233 256268 0 0 0
T234 81257 0 0 0
T235 128369 0 0 0
T236 224004 0 0 0
T237 206087 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 339410793 3724 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 339410793 3724 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 339410793 3724 0 0
T17 76680 1 0 0
T18 154838 2 0 0
T19 89980 1 0 0
T20 237755 4 0 0
T21 233791 4 0 0
T41 739788 10 0 0
T72 460206 1 0 0
T73 153066 4 0 0
T74 222948 4 0 0
T75 114152 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 339410793 3724 0 0
T17 76680 1 0 0
T18 154838 2 0 0
T19 89980 1 0 0
T20 237755 4 0 0
T21 233791 4 0 0
T41 739788 10 0 0
T72 460206 1 0 0
T73 153066 4 0 0
T74 222948 4 0 0
T75 114152 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%