Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T40,T31 |
1 | 0 | Covered | T16,T40,T31 |
1 | 1 | Covered | T16,T40,T41 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T40,T31 |
1 | 0 | Covered | T16,T40,T41 |
1 | 1 | Covered | T16,T40,T31 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
142 |
0 |
0 |
T16 |
173882 |
16 |
0 |
0 |
T19 |
278783 |
0 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T40 |
31689 |
6 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
28072 |
6 |
0 |
0 |
T45 |
0 |
8 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T86 |
0 |
8 |
0 |
0 |
T87 |
0 |
8 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
37910 |
0 |
0 |
0 |
T90 |
22886 |
0 |
0 |
0 |
T91 |
33885 |
0 |
0 |
0 |
T92 |
195768 |
0 |
0 |
0 |
T93 |
219972 |
0 |
0 |
0 |
T94 |
236294 |
0 |
0 |
0 |
T95 |
167559 |
0 |
0 |
0 |
T96 |
84429 |
0 |
0 |
0 |
T104 |
56315 |
0 |
0 |
0 |
T362 |
31004 |
0 |
0 |
0 |
T404 |
0 |
8 |
0 |
0 |
T405 |
0 |
8 |
0 |
0 |
T406 |
18335 |
0 |
0 |
0 |
T407 |
88828 |
0 |
0 |
0 |
T408 |
37639 |
0 |
0 |
0 |
T409 |
60221 |
0 |
0 |
0 |
T410 |
40049 |
0 |
0 |
0 |
T411 |
186002 |
0 |
0 |
0 |
T412 |
27033 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
151 |
0 |
0 |
T16 |
335212 |
16 |
0 |
0 |
T19 |
545404 |
0 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T40 |
867 |
7 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
28072 |
7 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T49 |
0 |
16 |
0 |
0 |
T58 |
0 |
7 |
0 |
0 |
T86 |
0 |
8 |
0 |
0 |
T87 |
0 |
8 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
74116 |
0 |
0 |
0 |
T90 |
44620 |
0 |
0 |
0 |
T91 |
66282 |
0 |
0 |
0 |
T92 |
384813 |
0 |
0 |
0 |
T93 |
428508 |
0 |
0 |
0 |
T94 |
465889 |
0 |
0 |
0 |
T95 |
330432 |
0 |
0 |
0 |
T96 |
166128 |
0 |
0 |
0 |
T104 |
56315 |
0 |
0 |
0 |
T362 |
31004 |
0 |
0 |
0 |
T404 |
0 |
8 |
0 |
0 |
T405 |
0 |
8 |
0 |
0 |
T406 |
18335 |
0 |
0 |
0 |
T407 |
88828 |
0 |
0 |
0 |
T408 |
37639 |
0 |
0 |
0 |
T409 |
60221 |
0 |
0 |
0 |
T410 |
40049 |
0 |
0 |
0 |
T411 |
186002 |
0 |
0 |
0 |
T412 |
27033 |
0 |
0 |
0 |