Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[1].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[1].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T14,T15 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T16,T7,T14 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T20,T23 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T16,T7,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[1].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[1].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[2].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[2].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T7,T14,T15 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T7,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T14,T15 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T7,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[2].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[2].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 98 | 0 | 0 | |
CONT_ASSIGN | 103 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
98 |
|
unreachable |
103 |
1 |
1 |
104 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 98 | 0 | 0 | |
CONT_ASSIGN | 103 | 1 | 1 | 100.00 |
CONT_ASSIGN | 104 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
98 |
|
unreachable |
103 |
1 |
1 |
104 |
1 |
1 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T11,T7 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T23 |
1 | 1 | Covered | T10,T11,T7 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T23 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T11,T7 |
1 | 1 | Covered | T14,T15,T23 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T7 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T23 |
1 | 1 | Covered | T10,T11,T7 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T22 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[10].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[10].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T11,T7 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T12,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
1 | 1 | Covered | T7,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T20,T23 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
1 | 1 | Covered | T14,T20,T23 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T7,T14,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T14,T20 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T20 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T22 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[10].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T14,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[10].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T14 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T20,T23 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T20,T23 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T20,T23 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
1 | 1 | Covered | T14,T15,T20 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T22 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T20,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T14 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T15,T20,T23 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T7,T14,T15 |
1 | 1 | Covered | T15,T20,T23 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T14,T15 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T20,T23 |
1 | 1 | Covered | T7,T14,T15 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T22 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T20,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T22 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[13].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[13].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T11,T7 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T11,T7 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T11,T7 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T7 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T11,T7 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T22,T14 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[13].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T22,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[13].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[14].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[14].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T11,T7 |
0 | 1 | Covered | T10,T11,T22 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T11,T7 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T11,T12 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T7 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T20,T23 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T20,T23 |
1 | 0 | Covered | T10,T11,T12 |
1 | 1 | Covered | T14,T20,T23 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T11,T12 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
1 | 1 | Covered | T10,T11,T12 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T22,T14 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[14].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T20,T23 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T11,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T22,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[14].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[15].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[15].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T12 |
0 | 1 | Covered | T10,T12,T24 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T12,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T7,T12 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T7,T12 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T7,T12 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T7,T12 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[15].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[15].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[16].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[16].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T12 |
0 | 1 | Covered | T10,T12,T24 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T12,T24 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T20,T23 |
1 | 1 | Covered | T10,T7,T12 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T7,T12 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T7,T12 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T7,T12 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[16].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[16].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T12,T24 |
0 | 1 | Covered | T10,T7,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T7,T12 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T7,T14 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T7,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T7,T14 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T7,T14 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T7,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T12 |
0 | 1 | Covered | T10,T7,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T12,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T10,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T14,T15 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T10,T14,T15 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[19].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 53 | 0 | 0 | |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 67 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
53 |
|
unreachable |
60 |
1 |
1 |
62 |
1 |
1 |
67 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[19].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 7 | 7 | 100.00 |
Logical | 7 | 7 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 62
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T7,T12 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 67
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[19].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
3 |
3 |
100.00 |
TERNARY |
60 |
1 |
1 |
100.00 |
TERNARY |
67 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 67 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[19].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[20].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 53 | 0 | 0 | |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
CONT_ASSIGN | 62 | 1 | 1 | 100.00 |
CONT_ASSIGN | 67 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
53 |
|
unreachable |
60 |
1 |
1 |
62 |
1 |
1 |
67 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[20].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 7 | 7 | 100.00 |
Logical | 7 | 7 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 60
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 62
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T10,T7,T12 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 67
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[20].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
3 |
3 |
100.00 |
TERNARY |
60 |
1 |
1 |
100.00 |
TERNARY |
67 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 67 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[20].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[21].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[21].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T19 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T17,T18,T19 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T14,T15 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T1,T2,T3 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T40,T14,T15 |
1 | Covered | T1,T2,T3 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T14,T15 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T1,T2,T3 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[21].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T40,T14,T15 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[21].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[22].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[22].u_dio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T17,T18,T19 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T17,T18,T19 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T14,T15 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T1,T2,T3 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T40,T14,T15 |
1 | Covered | T1,T2,T3 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T14,T15 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T1,T2,T3 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_dio_pads[22].u_dio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T40,T14,T15 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[22].u_dio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[0].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[0].u_mio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T7,T14 |
0 | 1 | Covered | T13,T7,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_mio_pads[0].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[0].u_mio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[1].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[1].u_mio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T13,T14,T15 |
0 | 1 | Covered | T13,T7,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T13,T7,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T13,T7,T14 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T13,T7,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T13,T7,T14 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T13,T7,T14 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_mio_pads[1].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T13,T7,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[1].u_mio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[2].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[2].u_mio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T110,T14,T15 |
0 | 1 | Covered | T11,T22,T110 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T110,T7,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T110,T7,T14 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T110,T7,T14 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T110,T7,T14 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T110,T7,T14 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T22,T14 |
Branch Coverage for Instance : tb.dut.u_padring.gen_mio_pads[2].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T110,T7,T14 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T22,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[2].u_mio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[3].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[3].u_mio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T7,T14,T15 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T7,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T14,T15 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_mio_pads[3].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[3].u_mio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[4].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
CONT_ASSIGN | 39 | 0 | 0 | |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
CONT_ASSIGN | 80 | 1 | 1 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 91 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
39 |
|
unreachable |
74 |
1 |
1 |
76 |
1 |
1 |
80 |
1 |
1 |
81 |
1 |
1 |
88 |
1 |
1 |
89 |
1 |
1 |
91 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[4].u_mio_pad.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 30 | 30 | 100.00 |
Logical | 30 | 30 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 74
EXPRESSION (ie_i ? inout_io : 1'bz)
--1-
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 76
EXPRESSION (attr_i.invert ^ in_raw_o)
------1------ ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T128,T129,T7 |
0 | 1 | Covered | T128,T129,T14 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 80
EXPRESSION (out_i ^ attr_i.invert)
--1-- ------2------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 81
EXPRESSION (oe_i & ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en))))
--1- ---------------------------------2---------------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T23 |
1 | 1 | Covered | T7,T14,T15 |
LINE 81
SUB-EXPRESSION ((attr_i.virt_od_en & ((~gen_bidir.out))) | ((~attr_i.virt_od_en)))
--------------------1------------------- -----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T20 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
LINE 81
SUB-EXPRESSION (attr_i.virt_od_en & ((~gen_bidir.out)))
--------1-------- ---------2--------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T14,T15,T20 |
LINE 88
EXPRESSION ((gen_bidir.oe && attr_i.drive_strength[0]) ? gen_bidir.out : 1'bz)
---------------------1--------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
LINE 88
SUB-EXPRESSION (gen_bidir.oe && attr_i.drive_strength[0])
------1----- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T20 |
1 | 0 | Covered | T7,T14,T15 |
1 | 1 | Covered | T14,T15,T20 |
LINE 89
EXPRESSION ((gen_bidir.oe && ((!attr_i.drive_strength[0]))) ? gen_bidir.out : 1'bz)
-----------------------1-----------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T14,T15 |
LINE 89
SUB-EXPRESSION (gen_bidir.oe && ((!attr_i.drive_strength[0])))
------1----- --------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T20 |
1 | 1 | Covered | T7,T14,T15 |
LINE 91
EXPRESSION (attr_i.pull_en ? attr_i.pull_select : 1'bz)
-------1------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T20 |
Branch Coverage for Instance : tb.dut.u_padring.gen_mio_pads[4].u_mio_pad.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
74 |
1 |
1 |
100.00 |
TERNARY |
88 |
2 |
2 |
100.00 |
TERNARY |
89 |
2 |
2 |
100.00 |
TERNARY |
91 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv' or '../src/lowrisc_prim_generic_pad_wrapper_0/rtl/prim_generic_pad_wrapper.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 74 (ie_i) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
LineNo. Expression
-1-: 88 ((gen_bidir.oe && attr_i.drive_strength[0])) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 ((gen_bidir.oe && (!attr_i.drive_strength[0]))) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T14,T15 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 91 (attr_i.pull_en) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T20 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[4].u_mio_pad.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
AnalogNoScan_A |
959 |
959 |
0 |
0 |
AnalogNoScan_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
959 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T50 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T62 |
1 |
1 |
0 |
0 |
T74 |
1 |
1 |
0 |
0 |
T75 |
1 |
1 |
0 |
0 |