Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.41 94.12 89.29 87.22 100.00 71.43 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 750741610 3827 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 750741610 3827 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 750741610 3827 0 0
T1 219553 43 0 0
T2 211838 3 0 0
T3 181656 2 0 0
T4 161700 2 0 0
T13 363868 0 0 0
T21 252348 4 0 0
T50 152032 1 0 0
T59 162507 2 0 0
T62 281040 4 0 0
T74 331003 2 0 0
T75 648003 5 0 0
T139 589977 0 0 0
T143 306981 0 0 0
T152 169602 0 0 0
T155 90327 0 0 0
T191 87954 11 0 0
T192 0 4 0 0
T193 0 4 0 0
T228 0 4 0 0
T280 0 6 0 0
T281 0 12 0 0
T282 709089 0 0 0
T283 281195 0 0 0
T284 246013 0 0 0
T285 144564 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 750741610 3827 0 0
T1 219553 43 0 0
T2 211838 3 0 0
T3 181656 2 0 0
T4 161700 2 0 0
T13 363868 0 0 0
T21 252348 4 0 0
T50 152032 1 0 0
T59 162507 2 0 0
T62 281040 4 0 0
T74 331003 2 0 0
T75 648003 5 0 0
T139 589977 0 0 0
T143 306981 0 0 0
T152 169602 0 0 0
T155 90327 0 0 0
T191 87954 11 0 0
T192 0 4 0 0
T193 0 4 0 0
T228 0 4 0 0
T280 0 6 0 0
T281 0 12 0 0
T282 709089 0 0 0
T283 281195 0 0 0
T284 246013 0 0 0
T285 144564 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 375370805 41 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 375370805 41 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 375370805 41 0 0
T13 363868 0 0 0
T139 589977 0 0 0
T143 306981 0 0 0
T152 169602 0 0 0
T155 90327 0 0 0
T191 87954 11 0 0
T192 0 4 0 0
T193 0 4 0 0
T228 0 4 0 0
T280 0 6 0 0
T281 0 12 0 0
T282 709089 0 0 0
T283 281195 0 0 0
T284 246013 0 0 0
T285 144564 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 375370805 41 0 0
T13 363868 0 0 0
T139 589977 0 0 0
T143 306981 0 0 0
T152 169602 0 0 0
T155 90327 0 0 0
T191 87954 11 0 0
T192 0 4 0 0
T193 0 4 0 0
T228 0 4 0 0
T280 0 6 0 0
T281 0 12 0 0
T282 709089 0 0 0
T283 281195 0 0 0
T284 246013 0 0 0
T285 144564 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 375370805 3786 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 375370805 3786 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 375370805 3786 0 0
T1 219553 43 0 0
T2 211838 3 0 0
T3 181656 2 0 0
T4 161700 2 0 0
T21 252348 4 0 0
T50 152032 1 0 0
T59 162507 2 0 0
T62 281040 4 0 0
T74 331003 2 0 0
T75 648003 5 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 375370805 3786 0 0
T1 219553 43 0 0
T2 211838 3 0 0
T3 181656 2 0 0
T4 161700 2 0 0
T21 252348 4 0 0
T50 152032 1 0 0
T59 162507 2 0 0
T62 281040 4 0 0
T74 331003 2 0 0
T75 648003 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%