Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.44 96.47 89.29 100.00 100.00 71.43 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 824808020 3770 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 824808020 3770 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 824808020 3770 0 0
T1 440458 3 0 0
T2 61615 1 0 0
T3 193036 2 0 0
T34 387201 3 0 0
T38 130956 1 0 0
T43 685494 11 0 0
T54 120738 1 0 0
T59 0 2 0 0
T67 70936 0 0 0
T87 83489 1 0 0
T88 80931 1 0 0
T139 90128 4 0 0
T140 102886 4 0 0
T141 0 11 0 0
T284 0 4 0 0
T285 0 4 0 0
T286 0 6 0 0
T287 326180 0 0 0
T288 85253 0 0 0
T289 390510 0 0 0
T290 184951 0 0 0
T291 94131 0 0 0
T292 76734 0 0 0
T293 190311 0 0 0
T294 342867 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 824808020 3770 0 0
T1 440458 3 0 0
T2 61615 1 0 0
T3 193036 2 0 0
T34 387201 3 0 0
T38 130956 1 0 0
T43 685494 11 0 0
T54 120738 1 0 0
T59 0 2 0 0
T67 70936 0 0 0
T87 83489 1 0 0
T88 80931 1 0 0
T139 90128 4 0 0
T140 102886 4 0 0
T141 0 11 0 0
T284 0 4 0 0
T285 0 4 0 0
T286 0 6 0 0
T287 326180 0 0 0
T288 85253 0 0 0
T289 390510 0 0 0
T290 184951 0 0 0
T291 94131 0 0 0
T292 76734 0 0 0
T293 190311 0 0 0
T294 342867 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 412404010 33 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 412404010 33 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 412404010 33 0 0
T139 90128 4 0 0
T140 102886 4 0 0
T141 0 11 0 0
T284 0 4 0 0
T285 0 4 0 0
T286 0 6 0 0
T287 326180 0 0 0
T288 85253 0 0 0
T289 390510 0 0 0
T290 184951 0 0 0
T291 94131 0 0 0
T292 76734 0 0 0
T293 190311 0 0 0
T294 342867 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 412404010 33 0 0
T139 90128 4 0 0
T140 102886 4 0 0
T141 0 11 0 0
T284 0 4 0 0
T285 0 4 0 0
T286 0 6 0 0
T287 326180 0 0 0
T288 85253 0 0 0
T289 390510 0 0 0
T290 184951 0 0 0
T291 94131 0 0 0
T292 76734 0 0 0
T293 190311 0 0 0
T294 342867 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 412404010 3737 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 412404010 3737 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 412404010 3737 0 0
T1 440458 3 0 0
T2 61615 1 0 0
T3 193036 2 0 0
T34 387201 3 0 0
T38 130956 1 0 0
T43 685494 11 0 0
T54 120738 1 0 0
T59 0 2 0 0
T67 70936 0 0 0
T87 83489 1 0 0
T88 80931 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 412404010 3737 0 0
T1 440458 3 0 0
T2 61615 1 0 0
T3 193036 2 0 0
T34 387201 3 0 0
T38 130956 1 0 0
T43 685494 11 0 0
T54 120738 1 0 0
T59 0 2 0 0
T67 70936 0 0 0
T87 83489 1 0 0
T88 80931 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%