Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T47,T48 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T15,T46 |
1 | 1 | Covered | T17,T15,T46 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T45,T17,T15 |
1 | 0 | Covered | T17,T15,T46 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T15,T46 |
1 | 1 | Covered | T17,T15,T46 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T45,T17,T15 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T46,T50 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T17,T15,T46 |
1 | 1 | Covered | T17,T15,T46 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T17,T15,T46 |
1 | - | Covered | T45,T17,T15 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T17,T15,T46 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T17,T15,T46 |
1 | 1 | Covered | T17,T15,T46 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T15,T46 |
0 |
0 |
1 |
Covered |
T17,T15,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T17,T15,T46 |
0 |
0 |
1 |
Covered |
T17,T15,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
3421472 |
0 |
0 |
T15 |
35524 |
1651 |
0 |
0 |
T17 |
167409 |
2283 |
0 |
0 |
T19 |
0 |
1096 |
0 |
0 |
T27 |
0 |
1196 |
0 |
0 |
T46 |
241833 |
2278 |
0 |
0 |
T47 |
0 |
2315 |
0 |
0 |
T49 |
0 |
1497 |
0 |
0 |
T50 |
0 |
329 |
0 |
0 |
T53 |
0 |
1143 |
0 |
0 |
T71 |
49542 |
0 |
0 |
0 |
T99 |
0 |
2442 |
0 |
0 |
T100 |
0 |
1266 |
0 |
0 |
T109 |
362974 |
0 |
0 |
0 |
T129 |
307782 |
0 |
0 |
0 |
T151 |
47258 |
0 |
0 |
0 |
T167 |
0 |
11916 |
0 |
0 |
T168 |
0 |
26864 |
0 |
0 |
T169 |
0 |
12134 |
0 |
0 |
T181 |
51829 |
0 |
0 |
0 |
T195 |
71505 |
0 |
0 |
0 |
T202 |
34862 |
0 |
0 |
0 |
T230 |
60394 |
0 |
0 |
0 |
T248 |
49140 |
0 |
0 |
0 |
T300 |
102082 |
0 |
0 |
0 |
T338 |
0 |
19347 |
0 |
0 |
T339 |
0 |
129092 |
0 |
0 |
T372 |
0 |
1155 |
0 |
0 |
T378 |
0 |
679 |
0 |
0 |
T379 |
0 |
383 |
0 |
0 |
T380 |
0 |
3687 |
0 |
0 |
T381 |
0 |
5290 |
0 |
0 |
T382 |
57630 |
0 |
0 |
0 |
T383 |
39469 |
0 |
0 |
0 |
T384 |
34954 |
0 |
0 |
0 |
T385 |
39378 |
0 |
0 |
0 |
T386 |
21052 |
0 |
0 |
0 |
T387 |
148225 |
0 |
0 |
0 |
T388 |
21268 |
0 |
0 |
0 |
T389 |
60982 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39421175 |
34528025 |
0 |
0 |
T1 |
37200 |
33125 |
0 |
0 |
T2 |
7150 |
3100 |
0 |
0 |
T3 |
17975 |
13900 |
0 |
0 |
T34 |
35900 |
31775 |
0 |
0 |
T38 |
12000 |
7950 |
0 |
0 |
T43 |
39550 |
35450 |
0 |
0 |
T54 |
66600 |
62575 |
0 |
0 |
T67 |
9550 |
5500 |
0 |
0 |
T87 |
9725 |
5675 |
0 |
0 |
T88 |
10225 |
6175 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
8460 |
0 |
0 |
T15 |
35524 |
4 |
0 |
0 |
T17 |
167409 |
6 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T46 |
241833 |
7 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T71 |
49542 |
0 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
T100 |
0 |
3 |
0 |
0 |
T109 |
362974 |
0 |
0 |
0 |
T129 |
307782 |
0 |
0 |
0 |
T151 |
47258 |
0 |
0 |
0 |
T167 |
0 |
28 |
0 |
0 |
T168 |
0 |
68 |
0 |
0 |
T169 |
0 |
30 |
0 |
0 |
T181 |
51829 |
0 |
0 |
0 |
T195 |
71505 |
0 |
0 |
0 |
T202 |
34862 |
0 |
0 |
0 |
T230 |
60394 |
0 |
0 |
0 |
T248 |
49140 |
0 |
0 |
0 |
T300 |
102082 |
0 |
0 |
0 |
T338 |
0 |
53 |
0 |
0 |
T339 |
0 |
320 |
0 |
0 |
T372 |
0 |
4 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T379 |
0 |
1 |
0 |
0 |
T380 |
0 |
10 |
0 |
0 |
T381 |
0 |
13 |
0 |
0 |
T382 |
57630 |
0 |
0 |
0 |
T383 |
39469 |
0 |
0 |
0 |
T384 |
34954 |
0 |
0 |
0 |
T385 |
39378 |
0 |
0 |
0 |
T386 |
21052 |
0 |
0 |
0 |
T387 |
148225 |
0 |
0 |
0 |
T388 |
21268 |
0 |
0 |
0 |
T389 |
60982 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2680875 |
2670925 |
0 |
0 |
T2 |
401800 |
378900 |
0 |
0 |
T3 |
1192300 |
1176900 |
0 |
0 |
T34 |
2360350 |
2351425 |
0 |
0 |
T38 |
808550 |
794975 |
0 |
0 |
T43 |
4137125 |
4122450 |
0 |
0 |
T54 |
7263600 |
7253950 |
0 |
0 |
T67 |
446625 |
434825 |
0 |
0 |
T87 |
523200 |
510150 |
0 |
0 |
T88 |
505700 |
494800 |
0 |
0 |