| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 87.50 | 87.50 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 87.50 | 87.50 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.44 | 96.47 | 89.29 | 100.00 | 100.00 | 71.43 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.57 | 99.22 | 83.75 | 98.76 | 79.12 | 92.00 | u_pinmux_aon![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 97.96 | 99.82 | 100.00 | 100.00 | 100.00 | 90.00 | u_rv_plic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.44 | 96.47 | 89.29 | 100.00 | 100.00 | 71.43 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.44 | 96.47 | 89.29 | 100.00 | 100.00 | 71.43 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.44 | 96.47 | 89.29 | 100.00 | 100.00 | 71.43 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T114,T218 | Yes | T55,T114,T218 | INPUT |
| alert_req_i | Yes | Yes | T133,T62,T132 | Yes | T133,T62,T132 | INPUT |
| alert_ack_o | Yes | Yes | T133,T62,T132 | Yes | T133,T62,T132 | OUTPUT |
| alert_state_o | Yes | Yes | T133,T62,T132 | Yes | T133,T62,T132 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T62,T20 | Yes | T55,T62,T20 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T116,T113,T76 | Yes | T116,T113,T76 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T116,T113,T76 | Yes | T116,T113,T76 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T62,T20 | Yes | T55,T62,T20 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 10 | 83.33 |
| Total Bits | 24 | 21 | 87.50 |
| Total Bits 0->1 | 12 | 11 | 91.67 |
| Total Bits 1->0 | 12 | 10 | 83.33 |
| Ports | 12 | 10 | 83.33 |
| Port Bits | 24 | 21 | 87.50 |
| Port Bits 0->1 | 12 | 11 | 91.67 |
| Port Bits 1->0 | 12 | 10 | 83.33 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
| alert_req_i | Yes | Yes | T325 | Yes | T325,T326 | INPUT |
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | Yes | T325,T326 | OUTPUT | |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
| alert_req_i | Yes | Yes | T82 | Yes | T81,T82 | INPUT |
| alert_ack_o | Yes | Yes | T81,T82 | Yes | T81,T82 | OUTPUT |
| alert_state_o | Yes | Yes | T82 | Yes | T81,T82 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T76,T77,T78 | Yes | T76,T77,T78 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T76,T77,T78 | Yes | T76,T77,T78 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T176,T56 | Yes | T55,T176,T56 | INPUT |
| alert_req_i | Yes | Yes | T62,T295 | Yes | T62,T233,T351 | INPUT |
| alert_ack_o | Yes | Yes | T62,T233,T351 | Yes | T62,T233,T351 | OUTPUT |
| alert_state_o | Yes | Yes | T62,T295 | Yes | T62,T233,T351 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T62,T233 | Yes | T55,T62,T233 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T113,T76,T77 | Yes | T113,T76,T77 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T113,T76,T77 | Yes | T113,T76,T77 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T62,T233 | Yes | T55,T62,T233 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
| alert_req_i | Yes | Yes | T687,T688,T689 | Yes | T687,T688,T689 | INPUT |
| alert_ack_o | Yes | Yes | T687,T688,T689 | Yes | T687,T688,T689 | OUTPUT |
| alert_state_o | Yes | Yes | T687,T688,T689 | Yes | T687,T688,T689 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T76,T77 | Yes | T55,T76,T77 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T114,T218 | Yes | T55,T114,T218 | INPUT |
| alert_req_i | Yes | Yes | T20 | Yes | T20 | INPUT |
| alert_ack_o | Yes | Yes | T20 | Yes | T20 | OUTPUT |
| alert_state_o | Yes | Yes | T20 | Yes | T20 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T55,T20,T114 | Yes | T55,T20,T114 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T116,T113,T76 | Yes | T116,T113,T76 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T116,T113,T76 | Yes | T116,T113,T76 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T55,T20,T114 | Yes | T55,T20,T114 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T34,T4,T5 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T55,T56,T57 | Yes | T55,T56,T57 | INPUT |
| alert_req_i | Yes | Yes | T133,T132,T214 | Yes | T133,T132,T214 | INPUT |
| alert_ack_o | Yes | Yes | T133,T132,T214 | Yes | T133,T132,T214 | OUTPUT |
| alert_state_o | Yes | Yes | T133,T132,T214 | Yes | T133,T132,T214 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T133,T55,T132 | Yes | T133,T55,T132 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T76,T77,T112 | Yes | T76,T77,T112 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T133,T55,T132 | Yes | T133,T55,T132 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |