Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T47,T48 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T20,T16,T25 |
1 | 1 | Covered | T20,T16,T25 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T25,T46 |
1 | 0 | Covered | T20,T16,T25 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T16,T25 |
1 | 1 | Covered | T20,T16,T25 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T25,T46 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T16,T25 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T20,T16,T25 |
1 | 1 | Covered | T20,T16,T25 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T20,T16,T25 |
1 | - | Covered | T16,T25,T46 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T20,T16,T25 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T20,T16,T25 |
1 | 1 | Covered | T20,T16,T25 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T20,T16,T25 |
0 |
0 |
1 |
Covered |
T20,T16,T25 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T20,T16,T25 |
0 |
0 |
1 |
Covered |
T20,T16,T25 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2104395 |
0 |
0 |
T19 |
0 |
1468 |
0 |
0 |
T20 |
11570925 |
931 |
0 |
0 |
T25 |
0 |
2010 |
0 |
0 |
T41 |
9824800 |
0 |
0 |
0 |
T49 |
0 |
296 |
0 |
0 |
T50 |
0 |
251 |
0 |
0 |
T51 |
0 |
757 |
0 |
0 |
T52 |
0 |
754 |
0 |
0 |
T53 |
0 |
1514 |
0 |
0 |
T92 |
0 |
899 |
0 |
0 |
T93 |
0 |
784 |
0 |
0 |
T126 |
2435625 |
0 |
0 |
0 |
T144 |
436100 |
0 |
0 |
0 |
T153 |
2880800 |
0 |
0 |
0 |
T165 |
0 |
6645 |
0 |
0 |
T166 |
0 |
5097 |
0 |
0 |
T167 |
0 |
907 |
0 |
0 |
T175 |
556300 |
0 |
0 |
0 |
T214 |
1675775 |
0 |
0 |
0 |
T224 |
611975 |
0 |
0 |
0 |
T302 |
878400 |
0 |
0 |
0 |
T303 |
996150 |
0 |
0 |
0 |
T304 |
0 |
6541 |
0 |
0 |
T305 |
0 |
1415 |
0 |
0 |
T306 |
0 |
1233 |
0 |
0 |
T335 |
0 |
448 |
0 |
0 |
T339 |
0 |
1515 |
0 |
0 |
T340 |
0 |
778 |
0 |
0 |
T341 |
0 |
5417 |
0 |
0 |
T342 |
0 |
4375 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
39034200 |
34074450 |
0 |
0 |
T1 |
12600 |
8550 |
0 |
0 |
T2 |
8550 |
4525 |
0 |
0 |
T3 |
22550 |
18500 |
0 |
0 |
T4 |
11550 |
5950 |
0 |
0 |
T5 |
40400 |
34625 |
0 |
0 |
T6 |
43225 |
31450 |
0 |
0 |
T13 |
23725 |
19625 |
0 |
0 |
T34 |
77300 |
73175 |
0 |
0 |
T79 |
42050 |
37950 |
0 |
0 |
T80 |
10725 |
6650 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5257 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
11570925 |
3 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T41 |
9824800 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T92 |
0 |
2 |
0 |
0 |
T93 |
0 |
2 |
0 |
0 |
T126 |
2435625 |
0 |
0 |
0 |
T144 |
436100 |
0 |
0 |
0 |
T153 |
2880800 |
0 |
0 |
0 |
T165 |
0 |
17 |
0 |
0 |
T166 |
0 |
12 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T175 |
556300 |
0 |
0 |
0 |
T214 |
1675775 |
0 |
0 |
0 |
T224 |
611975 |
0 |
0 |
0 |
T302 |
878400 |
0 |
0 |
0 |
T303 |
996150 |
0 |
0 |
0 |
T304 |
0 |
16 |
0 |
0 |
T305 |
0 |
4 |
0 |
0 |
T306 |
0 |
4 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T339 |
0 |
4 |
0 |
0 |
T340 |
0 |
2 |
0 |
0 |
T341 |
0 |
13 |
0 |
0 |
T342 |
0 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
873225 |
856675 |
0 |
0 |
T2 |
472900 |
458775 |
0 |
0 |
T3 |
2135700 |
2119950 |
0 |
0 |
T4 |
348675 |
329600 |
0 |
0 |
T5 |
2002250 |
1979300 |
0 |
0 |
T6 |
2144325 |
2075875 |
0 |
0 |
T13 |
2193250 |
2180575 |
0 |
0 |
T34 |
8536575 |
8520450 |
0 |
0 |
T79 |
4170350 |
4161700 |
0 |
0 |
T80 |
614000 |
603500 |
0 |
0 |