Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T29,T46,T47 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T29,T42,T43 |
1 | 1 | Covered | T29,T42,T43 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T42,T43,T14 |
1 | 0 | Covered | T29,T42,T43 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T29,T42,T43 |
1 | 1 | Covered | T29,T42,T43 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T42,T43,T14 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T43,T14 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T42,T43,T14 |
1 | 1 | Covered | T42,T43,T14 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T42,T43,T14 |
1 | - | Covered | T42,T43,T14 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T43,T14 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T42,T43,T14 |
1 | 1 | Covered | T42,T43,T14 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T29,T42,T43 |
0 |
0 |
1 |
Covered |
T29,T42,T43 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T29,T42,T43 |
0 |
0 |
1 |
Covered |
T29,T42,T43 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2026670 |
0 |
0 |
T14 |
77724 |
2593 |
0 |
0 |
T29 |
0 |
302 |
0 |
0 |
T42 |
0 |
1131 |
0 |
0 |
T43 |
23130 |
1366 |
0 |
0 |
T44 |
0 |
3186 |
0 |
0 |
T45 |
1307826 |
10267 |
0 |
0 |
T46 |
0 |
375 |
0 |
0 |
T47 |
0 |
332 |
0 |
0 |
T48 |
0 |
7750 |
0 |
0 |
T49 |
0 |
1028 |
0 |
0 |
T50 |
0 |
3878 |
0 |
0 |
T61 |
127632 |
0 |
0 |
0 |
T171 |
0 |
10514 |
0 |
0 |
T172 |
0 |
64425 |
0 |
0 |
T173 |
0 |
113311 |
0 |
0 |
T213 |
88790 |
0 |
0 |
0 |
T354 |
74866 |
0 |
0 |
0 |
T359 |
0 |
7365 |
0 |
0 |
T360 |
0 |
56035 |
0 |
0 |
T365 |
81896 |
0 |
0 |
0 |
T369 |
107740 |
0 |
0 |
0 |
T370 |
178446 |
0 |
0 |
0 |
T371 |
169268 |
0 |
0 |
0 |
T372 |
723710 |
0 |
0 |
0 |
T373 |
323208 |
0 |
0 |
0 |
T389 |
0 |
87552 |
0 |
0 |
T390 |
0 |
15013 |
0 |
0 |
T392 |
0 |
8034 |
0 |
0 |
T393 |
0 |
339 |
0 |
0 |
T394 |
143484 |
0 |
0 |
0 |
T395 |
158955 |
0 |
0 |
0 |
T396 |
123150 |
0 |
0 |
0 |
T397 |
1640934 |
0 |
0 |
0 |
T398 |
161514 |
0 |
0 |
0 |
T399 |
254313 |
0 |
0 |
0 |
T400 |
376650 |
0 |
0 |
0 |
T401 |
143025 |
0 |
0 |
0 |
T402 |
116619 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37947100 |
33026625 |
0 |
0 |
T1 |
12725 |
8675 |
0 |
0 |
T2 |
102800 |
83300 |
0 |
0 |
T3 |
21425 |
17300 |
0 |
0 |
T4 |
68725 |
61675 |
0 |
0 |
T39 |
41550 |
37500 |
0 |
0 |
T40 |
40450 |
36350 |
0 |
0 |
T51 |
12375 |
8275 |
0 |
0 |
T52 |
16600 |
12500 |
0 |
0 |
T85 |
10775 |
6725 |
0 |
0 |
T86 |
11425 |
7375 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5092 |
0 |
0 |
T14 |
77724 |
6 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T43 |
23130 |
3 |
0 |
0 |
T44 |
0 |
7 |
0 |
0 |
T45 |
1307826 |
25 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
25 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T50 |
0 |
9 |
0 |
0 |
T61 |
127632 |
0 |
0 |
0 |
T171 |
0 |
25 |
0 |
0 |
T172 |
0 |
152 |
0 |
0 |
T173 |
0 |
292 |
0 |
0 |
T213 |
88790 |
0 |
0 |
0 |
T354 |
74866 |
0 |
0 |
0 |
T359 |
0 |
25 |
0 |
0 |
T360 |
0 |
138 |
0 |
0 |
T365 |
81896 |
0 |
0 |
0 |
T369 |
107740 |
0 |
0 |
0 |
T370 |
178446 |
0 |
0 |
0 |
T371 |
169268 |
0 |
0 |
0 |
T372 |
723710 |
0 |
0 |
0 |
T373 |
323208 |
0 |
0 |
0 |
T389 |
0 |
211 |
0 |
0 |
T390 |
0 |
50 |
0 |
0 |
T392 |
0 |
19 |
0 |
0 |
T393 |
0 |
1 |
0 |
0 |
T394 |
143484 |
0 |
0 |
0 |
T395 |
158955 |
0 |
0 |
0 |
T396 |
123150 |
0 |
0 |
0 |
T397 |
1640934 |
0 |
0 |
0 |
T398 |
161514 |
0 |
0 |
0 |
T399 |
254313 |
0 |
0 |
0 |
T400 |
376650 |
0 |
0 |
0 |
T401 |
143025 |
0 |
0 |
0 |
T402 |
116619 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
534000 |
526875 |
0 |
0 |
T2 |
6126375 |
6017125 |
0 |
0 |
T3 |
1376250 |
1364625 |
0 |
0 |
T4 |
7124000 |
7087850 |
0 |
0 |
T39 |
4222650 |
4212650 |
0 |
0 |
T40 |
4257850 |
4242675 |
0 |
0 |
T51 |
885225 |
866450 |
0 |
0 |
T52 |
978575 |
970725 |
0 |
0 |
T85 |
557025 |
546300 |
0 |
0 |
T86 |
748275 |
734275 |
0 |
0 |