Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T40,T18 |
| 1 | 0 | Covered | T16,T40,T18 |
| 1 | 1 | Covered | T16,T40,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T40,T18 |
| 1 | 0 | Covered | T16,T40,T18 |
| 1 | 1 | Covered | T16,T40,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12272 |
0 |
0 |
| T16 |
3632 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T21 |
3939 |
0 |
0 |
0 |
| T23 |
44004 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
396243 |
4 |
0 |
0 |
| T44 |
43374 |
8 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T78 |
18076 |
0 |
0 |
0 |
| T94 |
182386 |
2 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
809 |
0 |
0 |
0 |
| T98 |
4737 |
0 |
0 |
0 |
| T99 |
372 |
0 |
0 |
0 |
| T100 |
2408 |
0 |
0 |
0 |
| T101 |
844 |
0 |
0 |
0 |
| T102 |
1564 |
0 |
0 |
0 |
| T103 |
1625 |
0 |
0 |
0 |
| T104 |
585 |
0 |
0 |
0 |
| T164 |
0 |
38 |
0 |
0 |
| T165 |
0 |
39 |
0 |
0 |
| T166 |
0 |
21 |
0 |
0 |
| T323 |
0 |
3 |
0 |
0 |
| T324 |
0 |
10 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
13 |
0 |
0 |
| T365 |
0 |
18 |
0 |
0 |
| T366 |
0 |
15 |
0 |
0 |
| T367 |
11382 |
0 |
0 |
0 |
| T368 |
21177 |
0 |
0 |
0 |
| T369 |
36766 |
0 |
0 |
0 |
| T370 |
18442 |
0 |
0 |
0 |
| T371 |
212267 |
0 |
0 |
0 |
| T372 |
17504 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
12280 |
0 |
0 |
| T16 |
183198 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T21 |
442248 |
0 |
0 |
0 |
| T23 |
44004 |
0 |
0 |
0 |
| T41 |
0 |
4 |
0 |
0 |
| T42 |
3517 |
4 |
0 |
0 |
| T44 |
43374 |
9 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T78 |
18076 |
0 |
0 |
0 |
| T94 |
182386 |
2 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
59228 |
0 |
0 |
0 |
| T98 |
256407 |
0 |
0 |
0 |
| T99 |
22686 |
0 |
0 |
0 |
| T100 |
176670 |
0 |
0 |
0 |
| T101 |
69842 |
0 |
0 |
0 |
| T102 |
158592 |
0 |
0 |
0 |
| T103 |
165557 |
0 |
0 |
0 |
| T104 |
41251 |
0 |
0 |
0 |
| T164 |
0 |
38 |
0 |
0 |
| T165 |
0 |
39 |
0 |
0 |
| T166 |
0 |
21 |
0 |
0 |
| T323 |
0 |
3 |
0 |
0 |
| T324 |
0 |
10 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
13 |
0 |
0 |
| T365 |
0 |
18 |
0 |
0 |
| T366 |
0 |
15 |
0 |
0 |
| T367 |
11382 |
0 |
0 |
0 |
| T368 |
21177 |
0 |
0 |
0 |
| T369 |
36766 |
0 |
0 |
0 |
| T370 |
18442 |
0 |
0 |
0 |
| T371 |
212267 |
0 |
0 |
0 |
| T372 |
17504 |
0 |
0 |
0 |