Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.79 96.47 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 862822214 3793 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 862822214 3793 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 862822214 3793 0 0
T1 203805 4 0 0
T2 136559 2 0 0
T3 154252 2 0 0
T4 636364 10 0 0
T5 175061 2 0 0
T6 0 4 0 0
T32 186979 2 0 0
T49 142493 1 0 0
T53 38098 0 0 0
T79 111751 1 0 0
T80 72337 1 0 0
T81 249538 0 0 0
T85 59844 0 0 0
T86 694117 0 0 0
T134 73548 10 0 0
T135 0 9 0 0
T136 0 4 0 0
T163 187035 0 0 0
T261 0 3 0 0
T262 0 4 0 0
T263 0 4 0 0
T264 155098 0 0 0
T265 369783 0 0 0
T266 192240 0 0 0
T267 120861 0 0 0
T268 229233 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 862822214 3793 0 0
T1 203805 4 0 0
T2 136559 2 0 0
T3 154252 2 0 0
T4 636364 10 0 0
T5 175061 2 0 0
T6 0 4 0 0
T32 186979 2 0 0
T49 142493 1 0 0
T53 38098 0 0 0
T79 111751 1 0 0
T80 72337 1 0 0
T81 249538 0 0 0
T85 59844 0 0 0
T86 694117 0 0 0
T134 73548 10 0 0
T135 0 9 0 0
T136 0 4 0 0
T163 187035 0 0 0
T261 0 3 0 0
T262 0 4 0 0
T263 0 4 0 0
T264 155098 0 0 0
T265 369783 0 0 0
T266 192240 0 0 0
T267 120861 0 0 0
T268 229233 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 431411107 34 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 431411107 34 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 431411107 34 0 0
T81 249538 0 0 0
T85 59844 0 0 0
T86 694117 0 0 0
T134 73548 10 0 0
T135 0 9 0 0
T136 0 4 0 0
T163 187035 0 0 0
T261 0 3 0 0
T262 0 4 0 0
T263 0 4 0 0
T264 155098 0 0 0
T265 369783 0 0 0
T266 192240 0 0 0
T267 120861 0 0 0
T268 229233 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 431411107 34 0 0
T81 249538 0 0 0
T85 59844 0 0 0
T86 694117 0 0 0
T134 73548 10 0 0
T135 0 9 0 0
T136 0 4 0 0
T163 187035 0 0 0
T261 0 3 0 0
T262 0 4 0 0
T263 0 4 0 0
T264 155098 0 0 0
T265 369783 0 0 0
T266 192240 0 0 0
T267 120861 0 0 0
T268 229233 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 431411107 3759 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 431411107 3759 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 431411107 3759 0 0
T1 203805 4 0 0
T2 136559 2 0 0
T3 154252 2 0 0
T4 636364 10 0 0
T5 175061 2 0 0
T6 0 4 0 0
T32 186979 2 0 0
T49 142493 1 0 0
T53 38098 0 0 0
T79 111751 1 0 0
T80 72337 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 431411107 3759 0 0
T1 203805 4 0 0
T2 136559 2 0 0
T3 154252 2 0 0
T4 636364 10 0 0
T5 175061 2 0 0
T6 0 4 0 0
T32 186979 2 0 0
T49 142493 1 0 0
T53 38098 0 0 0
T79 111751 1 0 0
T80 72337 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%