Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T42,T43 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T32,T16,T40 |
1 | 1 | Covered | T32,T16,T40 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T40,T18 |
1 | 0 | Covered | T32,T16,T40 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T32,T16,T40 |
1 | 1 | Covered | T32,T16,T40 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T40,T18 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T40,T44,T47 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T40,T18 |
1 | 1 | Covered | T16,T40,T18 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T40,T18 |
1 | - | Covered | T16,T40,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T40,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T40,T18 |
1 | 1 | Covered | T16,T40,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T18 |
0 |
0 |
1 |
Covered |
T16,T40,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T18 |
0 |
0 |
1 |
Covered |
T16,T40,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2511488 |
0 |
0 |
T16 |
183198 |
1572 |
0 |
0 |
T18 |
0 |
764 |
0 |
0 |
T21 |
442248 |
0 |
0 |
0 |
T23 |
43442 |
0 |
0 |
0 |
T41 |
0 |
1710 |
0 |
0 |
T42 |
396243 |
844 |
0 |
0 |
T44 |
42694 |
3435 |
0 |
0 |
T45 |
0 |
917 |
0 |
0 |
T46 |
0 |
406 |
0 |
0 |
T48 |
0 |
1333 |
0 |
0 |
T78 |
17645 |
0 |
0 |
0 |
T94 |
177747 |
876 |
0 |
0 |
T95 |
0 |
720 |
0 |
0 |
T96 |
0 |
735 |
0 |
0 |
T97 |
59228 |
0 |
0 |
0 |
T98 |
256407 |
0 |
0 |
0 |
T99 |
22686 |
0 |
0 |
0 |
T100 |
176670 |
0 |
0 |
0 |
T101 |
69842 |
0 |
0 |
0 |
T102 |
158592 |
0 |
0 |
0 |
T103 |
165557 |
0 |
0 |
0 |
T104 |
41251 |
0 |
0 |
0 |
T164 |
0 |
9293 |
0 |
0 |
T165 |
0 |
11107 |
0 |
0 |
T166 |
0 |
4632 |
0 |
0 |
T323 |
0 |
608 |
0 |
0 |
T324 |
0 |
3000 |
0 |
0 |
T362 |
0 |
358 |
0 |
0 |
T363 |
0 |
375 |
0 |
0 |
T364 |
0 |
5339 |
0 |
0 |
T365 |
0 |
7034 |
0 |
0 |
T366 |
0 |
5770 |
0 |
0 |
T367 |
11088 |
0 |
0 |
0 |
T368 |
20838 |
0 |
0 |
0 |
T369 |
36247 |
0 |
0 |
0 |
T370 |
18116 |
0 |
0 |
0 |
T371 |
210357 |
0 |
0 |
0 |
T372 |
17171 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40003625 |
35079800 |
0 |
0 |
T1 |
17600 |
13500 |
0 |
0 |
T2 |
14975 |
10900 |
0 |
0 |
T3 |
14525 |
10425 |
0 |
0 |
T4 |
36100 |
31950 |
0 |
0 |
T5 |
22150 |
15100 |
0 |
0 |
T32 |
16075 |
12025 |
0 |
0 |
T49 |
119750 |
115650 |
0 |
0 |
T53 |
9975 |
5925 |
0 |
0 |
T79 |
12150 |
8050 |
0 |
0 |
T80 |
9075 |
5025 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6281 |
0 |
0 |
T16 |
183198 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T21 |
442248 |
0 |
0 |
0 |
T23 |
43442 |
0 |
0 |
0 |
T41 |
0 |
4 |
0 |
0 |
T42 |
396243 |
3 |
0 |
0 |
T44 |
42694 |
8 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T78 |
17645 |
0 |
0 |
0 |
T94 |
177747 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
59228 |
0 |
0 |
0 |
T98 |
256407 |
0 |
0 |
0 |
T99 |
22686 |
0 |
0 |
0 |
T100 |
176670 |
0 |
0 |
0 |
T101 |
69842 |
0 |
0 |
0 |
T102 |
158592 |
0 |
0 |
0 |
T103 |
165557 |
0 |
0 |
0 |
T104 |
41251 |
0 |
0 |
0 |
T164 |
0 |
24 |
0 |
0 |
T165 |
0 |
27 |
0 |
0 |
T166 |
0 |
12 |
0 |
0 |
T323 |
0 |
2 |
0 |
0 |
T324 |
0 |
8 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T363 |
0 |
1 |
0 |
0 |
T364 |
0 |
13 |
0 |
0 |
T365 |
0 |
18 |
0 |
0 |
T366 |
0 |
15 |
0 |
0 |
T367 |
11088 |
0 |
0 |
0 |
T368 |
20838 |
0 |
0 |
0 |
T369 |
36247 |
0 |
0 |
0 |
T370 |
18116 |
0 |
0 |
0 |
T371 |
210357 |
0 |
0 |
0 |
T372 |
17171 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1253975 |
1241500 |
0 |
0 |
T2 |
934500 |
925700 |
0 |
0 |
T3 |
1046425 |
1031950 |
0 |
0 |
T4 |
3849450 |
3827675 |
0 |
0 |
T5 |
1136150 |
1103200 |
0 |
0 |
T32 |
1153975 |
1140625 |
0 |
0 |
T49 |
13623250 |
13612550 |
0 |
0 |
T53 |
272700 |
265175 |
0 |
0 |
T79 |
690150 |
679700 |
0 |
0 |
T80 |
456775 |
443225 |
0 |
0 |