Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T40,T26,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T40,T26,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T18 |
3394 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T40 |
450 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T105 |
3619 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
797 |
0 |
0 |
0 |
| T305 |
3859 |
0 |
0 |
0 |
| T325 |
0 |
12 |
0 |
0 |
| T326 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
385 |
0 |
0 |
0 |
| T366 |
360 |
0 |
0 |
0 |
| T367 |
527 |
0 |
0 |
0 |
| T368 |
425 |
0 |
0 |
0 |
| T369 |
809 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T18 |
153218 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T40 |
27138 |
3 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T105 |
399919 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
65489 |
0 |
0 |
0 |
| T305 |
309293 |
0 |
0 |
0 |
| T325 |
0 |
12 |
0 |
0 |
| T326 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
23204 |
0 |
0 |
0 |
| T366 |
21421 |
0 |
0 |
0 |
| T367 |
42348 |
0 |
0 |
0 |
| T368 |
20068 |
0 |
0 |
0 |
| T369 |
57646 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T40,T26,T45 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T40,T26,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
218 |
0 |
0 |
| T18 |
153218 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T40 |
27138 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T105 |
399919 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
65489 |
0 |
0 |
0 |
| T305 |
309293 |
0 |
0 |
0 |
| T325 |
0 |
12 |
0 |
0 |
| T326 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
23204 |
0 |
0 |
0 |
| T366 |
21421 |
0 |
0 |
0 |
| T367 |
42348 |
0 |
0 |
0 |
| T368 |
20068 |
0 |
0 |
0 |
| T369 |
57646 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T18 |
3394 |
0 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T40 |
450 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T105 |
3619 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
797 |
0 |
0 |
0 |
| T305 |
3859 |
0 |
0 |
0 |
| T325 |
0 |
12 |
0 |
0 |
| T326 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
385 |
0 |
0 |
0 |
| T366 |
360 |
0 |
0 |
0 |
| T367 |
527 |
0 |
0 |
0 |
| T368 |
425 |
0 |
0 |
0 |
| T369 |
809 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
210 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
7 |
0 |
0 |
| T326 |
2786 |
6 |
0 |
0 |
| T327 |
2936 |
1 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
210 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
7 |
0 |
0 |
| T326 |
293363 |
6 |
0 |
0 |
| T327 |
320364 |
1 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
210 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
7 |
0 |
0 |
| T326 |
293363 |
6 |
0 |
0 |
| T327 |
320364 |
1 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
11 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
210 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
7 |
0 |
0 |
| T326 |
2786 |
6 |
0 |
0 |
| T327 |
2936 |
1 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
215 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
9 |
0 |
0 |
| T326 |
2786 |
10 |
0 |
0 |
| T327 |
2936 |
6 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
10 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
215 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
9 |
0 |
0 |
| T326 |
293363 |
10 |
0 |
0 |
| T327 |
320364 |
6 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
10 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
215 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
9 |
0 |
0 |
| T326 |
293363 |
10 |
0 |
0 |
| T327 |
320364 |
6 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
10 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
215 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
9 |
0 |
0 |
| T326 |
2786 |
10 |
0 |
0 |
| T327 |
2936 |
6 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
10 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
201 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
13 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
201 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
13 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
201 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
13 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
201 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
13 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
224 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
12 |
0 |
0 |
| T326 |
2786 |
3 |
0 |
0 |
| T327 |
2936 |
7 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
224 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
12 |
0 |
0 |
| T326 |
293363 |
3 |
0 |
0 |
| T327 |
320364 |
7 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
224 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
12 |
0 |
0 |
| T326 |
293363 |
3 |
0 |
0 |
| T327 |
320364 |
7 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
224 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
12 |
0 |
0 |
| T326 |
2786 |
3 |
0 |
0 |
| T327 |
2936 |
7 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
231 |
0 |
0 |
| T6 |
2175 |
0 |
0 |
0 |
| T16 |
1227 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T56 |
260 |
0 |
0 |
0 |
| T59 |
1834 |
0 |
0 |
0 |
| T63 |
934 |
0 |
0 |
0 |
| T65 |
1127 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
744 |
0 |
0 |
0 |
| T100 |
1239 |
0 |
0 |
0 |
| T101 |
1596 |
0 |
0 |
0 |
| T102 |
1096 |
0 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
232 |
0 |
0 |
| T6 |
231342 |
0 |
0 |
0 |
| T16 |
46313 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T53 |
0 |
3 |
0 |
0 |
| T56 |
11652 |
0 |
0 |
0 |
| T59 |
193799 |
0 |
0 |
0 |
| T63 |
56462 |
0 |
0 |
0 |
| T65 |
111198 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
69277 |
0 |
0 |
0 |
| T100 |
34958 |
0 |
0 |
0 |
| T101 |
68648 |
0 |
0 |
0 |
| T102 |
93874 |
0 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
231 |
0 |
0 |
| T6 |
231342 |
0 |
0 |
0 |
| T16 |
46313 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T56 |
11652 |
0 |
0 |
0 |
| T59 |
193799 |
0 |
0 |
0 |
| T63 |
56462 |
0 |
0 |
0 |
| T65 |
111198 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
69277 |
0 |
0 |
0 |
| T100 |
34958 |
0 |
0 |
0 |
| T101 |
68648 |
0 |
0 |
0 |
| T102 |
93874 |
0 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
231 |
0 |
0 |
| T6 |
2175 |
0 |
0 |
0 |
| T16 |
1227 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T56 |
260 |
0 |
0 |
0 |
| T59 |
1834 |
0 |
0 |
0 |
| T63 |
934 |
0 |
0 |
0 |
| T65 |
1127 |
0 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
744 |
0 |
0 |
0 |
| T100 |
1239 |
0 |
0 |
0 |
| T101 |
1596 |
0 |
0 |
0 |
| T102 |
1096 |
0 |
0 |
0 |
| T362 |
0 |
2 |
0 |
0 |
| T371 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T168,T166 |
| 1 | 1 | Covered | T47,T166,T167 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T166,T167 |
| 1 | 1 | Covered | T47,T168,T166 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T47 |
760 |
2 |
0 |
0 |
| T50 |
502 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
5 |
0 |
0 |
| T327 |
0 |
10 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
3 |
0 |
0 |
| T373 |
1326 |
0 |
0 |
0 |
| T374 |
1136 |
0 |
0 |
0 |
| T375 |
560 |
0 |
0 |
0 |
| T376 |
1584 |
0 |
0 |
0 |
| T377 |
815 |
0 |
0 |
0 |
| T378 |
613 |
0 |
0 |
0 |
| T379 |
768 |
0 |
0 |
0 |
| T380 |
1376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T47 |
43707 |
3 |
0 |
0 |
| T50 |
23442 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
5 |
0 |
0 |
| T327 |
0 |
10 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
3 |
0 |
0 |
| T373 |
76602 |
0 |
0 |
0 |
| T374 |
50445 |
0 |
0 |
0 |
| T375 |
43228 |
0 |
0 |
0 |
| T376 |
162146 |
0 |
0 |
0 |
| T377 |
55293 |
0 |
0 |
0 |
| T378 |
39211 |
0 |
0 |
0 |
| T379 |
56965 |
0 |
0 |
0 |
| T380 |
110457 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T168,T166 |
| 1 | 1 | Covered | T47,T166,T167 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T166,T167 |
| 1 | 1 | Covered | T47,T168,T166 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
218 |
0 |
0 |
| T47 |
43707 |
2 |
0 |
0 |
| T50 |
23442 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
5 |
0 |
0 |
| T327 |
0 |
10 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
3 |
0 |
0 |
| T373 |
76602 |
0 |
0 |
0 |
| T374 |
50445 |
0 |
0 |
0 |
| T375 |
43228 |
0 |
0 |
0 |
| T376 |
162146 |
0 |
0 |
0 |
| T377 |
55293 |
0 |
0 |
0 |
| T378 |
39211 |
0 |
0 |
0 |
| T379 |
56965 |
0 |
0 |
0 |
| T380 |
110457 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T47 |
760 |
2 |
0 |
0 |
| T50 |
502 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
5 |
0 |
0 |
| T327 |
0 |
10 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
3 |
0 |
0 |
| T373 |
1326 |
0 |
0 |
0 |
| T374 |
1136 |
0 |
0 |
0 |
| T375 |
560 |
0 |
0 |
0 |
| T376 |
1584 |
0 |
0 |
0 |
| T377 |
815 |
0 |
0 |
0 |
| T378 |
613 |
0 |
0 |
0 |
| T379 |
768 |
0 |
0 |
0 |
| T380 |
1376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
162 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
7 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
5 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
162 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
7 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
5 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
162 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
7 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
5 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
162 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
7 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
5 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T40,T26,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
256 |
0 |
0 |
| T18 |
3394 |
0 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T40 |
450 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T105 |
3619 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
797 |
0 |
0 |
0 |
| T305 |
3859 |
0 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
7 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
385 |
0 |
0 |
0 |
| T366 |
360 |
0 |
0 |
0 |
| T367 |
527 |
0 |
0 |
0 |
| T368 |
425 |
0 |
0 |
0 |
| T369 |
809 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
256 |
0 |
0 |
| T18 |
153218 |
0 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T40 |
27138 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T105 |
399919 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
65489 |
0 |
0 |
0 |
| T305 |
309293 |
0 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
7 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
23204 |
0 |
0 |
0 |
| T366 |
21421 |
0 |
0 |
0 |
| T367 |
42348 |
0 |
0 |
0 |
| T368 |
20068 |
0 |
0 |
0 |
| T369 |
57646 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T40,T26,T45 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T40,T26,T45 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T40,T26,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
256 |
0 |
0 |
| T18 |
153218 |
0 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T40 |
27138 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T105 |
399919 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
65489 |
0 |
0 |
0 |
| T305 |
309293 |
0 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
7 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
23204 |
0 |
0 |
0 |
| T366 |
21421 |
0 |
0 |
0 |
| T367 |
42348 |
0 |
0 |
0 |
| T368 |
20068 |
0 |
0 |
0 |
| T369 |
57646 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
256 |
0 |
0 |
| T18 |
3394 |
0 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T40 |
450 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T105 |
3619 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T285 |
797 |
0 |
0 |
0 |
| T305 |
3859 |
0 |
0 |
0 |
| T325 |
0 |
9 |
0 |
0 |
| T326 |
0 |
7 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T365 |
385 |
0 |
0 |
0 |
| T366 |
360 |
0 |
0 |
0 |
| T367 |
527 |
0 |
0 |
0 |
| T368 |
425 |
0 |
0 |
0 |
| T369 |
809 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
214 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
20 |
0 |
0 |
| T326 |
2786 |
1 |
0 |
0 |
| T327 |
2936 |
9 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
13 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
214 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
20 |
0 |
0 |
| T326 |
293363 |
1 |
0 |
0 |
| T327 |
320364 |
9 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
13 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
214 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
20 |
0 |
0 |
| T326 |
293363 |
1 |
0 |
0 |
| T327 |
320364 |
9 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
13 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
214 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
20 |
0 |
0 |
| T326 |
2786 |
1 |
0 |
0 |
| T327 |
2936 |
9 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
13 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
219 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
5 |
0 |
0 |
| T326 |
2786 |
4 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
6 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
5 |
0 |
0 |
| T326 |
293363 |
4 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
6 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
5 |
0 |
0 |
| T326 |
293363 |
4 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
6 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
219 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
5 |
0 |
0 |
| T326 |
2786 |
4 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
6 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
254 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
4 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
15 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
254 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
4 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
15 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
254 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
4 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
15 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
254 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
4 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
15 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
192 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
14 |
0 |
0 |
| T326 |
2786 |
9 |
0 |
0 |
| T327 |
2936 |
3 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
192 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
14 |
0 |
0 |
| T326 |
293363 |
9 |
0 |
0 |
| T327 |
320364 |
3 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
192 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
14 |
0 |
0 |
| T326 |
293363 |
9 |
0 |
0 |
| T327 |
320364 |
3 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
192 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
14 |
0 |
0 |
| T326 |
2786 |
9 |
0 |
0 |
| T327 |
2936 |
3 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T43,T44,T48 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T43,T44,T48 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
226 |
0 |
0 |
| T6 |
2175 |
0 |
0 |
0 |
| T16 |
1227 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T56 |
260 |
0 |
0 |
0 |
| T59 |
1834 |
0 |
0 |
0 |
| T63 |
934 |
0 |
0 |
0 |
| T65 |
1127 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
744 |
0 |
0 |
0 |
| T100 |
1239 |
0 |
0 |
0 |
| T101 |
1596 |
0 |
0 |
0 |
| T102 |
1096 |
0 |
0 |
0 |
| T362 |
0 |
1 |
0 |
0 |
| T371 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
226 |
0 |
0 |
| T6 |
231342 |
0 |
0 |
0 |
| T16 |
46313 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T56 |
11652 |
0 |
0 |
0 |
| T59 |
193799 |
0 |
0 |
0 |
| T63 |
56462 |
0 |
0 |
0 |
| T65 |
111198 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
69277 |
0 |
0 |
0 |
| T100 |
34958 |
0 |
0 |
0 |
| T101 |
68648 |
0 |
0 |
0 |
| T102 |
93874 |
0 |
0 |
0 |
| T362 |
0 |
1 |
0 |
0 |
| T371 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T43,T44,T48 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T43,T44,T48 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
226 |
0 |
0 |
| T6 |
231342 |
0 |
0 |
0 |
| T16 |
46313 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T56 |
11652 |
0 |
0 |
0 |
| T59 |
193799 |
0 |
0 |
0 |
| T63 |
56462 |
0 |
0 |
0 |
| T65 |
111198 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
69277 |
0 |
0 |
0 |
| T100 |
34958 |
0 |
0 |
0 |
| T101 |
68648 |
0 |
0 |
0 |
| T102 |
93874 |
0 |
0 |
0 |
| T362 |
0 |
1 |
0 |
0 |
| T371 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
226 |
0 |
0 |
| T6 |
2175 |
0 |
0 |
0 |
| T16 |
1227 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T18 |
0 |
1 |
0 |
0 |
| T43 |
0 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T48 |
0 |
2 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T56 |
260 |
0 |
0 |
0 |
| T59 |
1834 |
0 |
0 |
0 |
| T63 |
934 |
0 |
0 |
0 |
| T65 |
1127 |
0 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
744 |
0 |
0 |
0 |
| T100 |
1239 |
0 |
0 |
0 |
| T101 |
1596 |
0 |
0 |
0 |
| T102 |
1096 |
0 |
0 |
0 |
| T362 |
0 |
1 |
0 |
0 |
| T371 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T168,T166 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T47,T168,T166 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
173 |
0 |
0 |
| T47 |
760 |
1 |
0 |
0 |
| T50 |
502 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
8 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
6 |
0 |
0 |
| T373 |
1326 |
0 |
0 |
0 |
| T374 |
1136 |
0 |
0 |
0 |
| T375 |
560 |
0 |
0 |
0 |
| T376 |
1584 |
0 |
0 |
0 |
| T377 |
815 |
0 |
0 |
0 |
| T378 |
613 |
0 |
0 |
0 |
| T379 |
768 |
0 |
0 |
0 |
| T380 |
1376 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
173 |
0 |
0 |
| T47 |
43707 |
1 |
0 |
0 |
| T50 |
23442 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
8 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
6 |
0 |
0 |
| T373 |
76602 |
0 |
0 |
0 |
| T374 |
50445 |
0 |
0 |
0 |
| T375 |
43228 |
0 |
0 |
0 |
| T376 |
162146 |
0 |
0 |
0 |
| T377 |
55293 |
0 |
0 |
0 |
| T378 |
39211 |
0 |
0 |
0 |
| T379 |
56965 |
0 |
0 |
0 |
| T380 |
110457 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T47,T168,T166 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T168,T166 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T47,T168,T166 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
173 |
0 |
0 |
| T47 |
43707 |
1 |
0 |
0 |
| T50 |
23442 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
8 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
6 |
0 |
0 |
| T373 |
76602 |
0 |
0 |
0 |
| T374 |
50445 |
0 |
0 |
0 |
| T375 |
43228 |
0 |
0 |
0 |
| T376 |
162146 |
0 |
0 |
0 |
| T377 |
55293 |
0 |
0 |
0 |
| T378 |
39211 |
0 |
0 |
0 |
| T379 |
56965 |
0 |
0 |
0 |
| T380 |
110457 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
173 |
0 |
0 |
| T47 |
760 |
1 |
0 |
0 |
| T50 |
502 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
8 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T353 |
0 |
7 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T364 |
0 |
6 |
0 |
0 |
| T373 |
1326 |
0 |
0 |
0 |
| T374 |
1136 |
0 |
0 |
0 |
| T375 |
560 |
0 |
0 |
0 |
| T376 |
1584 |
0 |
0 |
0 |
| T377 |
815 |
0 |
0 |
0 |
| T378 |
613 |
0 |
0 |
0 |
| T379 |
768 |
0 |
0 |
0 |
| T380 |
1376 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
219 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
6 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
10 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
6 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
10 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
219 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
11 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
6 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
10 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
219 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
11 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
6 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
10 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
12 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
22 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
218 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
12 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
22 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
218 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
12 |
0 |
0 |
| T326 |
293363 |
2 |
0 |
0 |
| T327 |
320364 |
4 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
22 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
218 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
12 |
0 |
0 |
| T326 |
2786 |
2 |
0 |
0 |
| T327 |
2936 |
4 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
22 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T361,T41,T42 |
| 1 | 0 | Covered | T361,T41,T42 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T361,T41,T42 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T41,T42,T168 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
220 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
17 |
0 |
0 |
| T326 |
2786 |
1 |
0 |
0 |
| T327 |
2936 |
6 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
22 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
4 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
224 |
0 |
0 |
| T13 |
52533 |
0 |
0 |
0 |
| T41 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T113 |
59221 |
0 |
0 |
0 |
| T126 |
246558 |
0 |
0 |
0 |
| T142 |
83191 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T205 |
44695 |
0 |
0 |
0 |
| T221 |
90295 |
0 |
0 |
0 |
| T223 |
111083 |
0 |
0 |
0 |
| T325 |
0 |
17 |
0 |
0 |
| T326 |
0 |
1 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T361 |
38223 |
1 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T382 |
45701 |
0 |
0 |
0 |
| T383 |
78191 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T41,T42,T168 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T41,T42,T168 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T41,T42,T168 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
222 |
0 |
0 |
| T41 |
34592 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
171131 |
0 |
0 |
0 |
| T141 |
246236 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
17 |
0 |
0 |
| T326 |
0 |
1 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T384 |
22595 |
0 |
0 |
0 |
| T385 |
45943 |
0 |
0 |
0 |
| T386 |
28825 |
0 |
0 |
0 |
| T387 |
72083 |
0 |
0 |
0 |
| T388 |
46838 |
0 |
0 |
0 |
| T389 |
70698 |
0 |
0 |
0 |
| T390 |
40265 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
222 |
0 |
0 |
| T41 |
553 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T44 |
3744 |
0 |
0 |
0 |
| T141 |
2279 |
0 |
0 |
0 |
| T166 |
0 |
2 |
0 |
0 |
| T167 |
0 |
2 |
0 |
0 |
| T168 |
0 |
1 |
0 |
0 |
| T325 |
0 |
17 |
0 |
0 |
| T326 |
0 |
1 |
0 |
0 |
| T327 |
0 |
6 |
0 |
0 |
| T328 |
0 |
2 |
0 |
0 |
| T363 |
0 |
1 |
0 |
0 |
| T384 |
435 |
0 |
0 |
0 |
| T385 |
551 |
0 |
0 |
0 |
| T386 |
511 |
0 |
0 |
0 |
| T387 |
832 |
0 |
0 |
0 |
| T388 |
624 |
0 |
0 |
0 |
| T389 |
1046 |
0 |
0 |
0 |
| T390 |
538 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
215 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
16 |
0 |
0 |
| T326 |
2786 |
9 |
0 |
0 |
| T327 |
2936 |
8 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
216 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
16 |
0 |
0 |
| T326 |
293363 |
9 |
0 |
0 |
| T327 |
320364 |
8 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T168,T166,T157 |
| 1 | 1 | Covered | T166,T167,T325 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T168,T166,T157 |
| 1 | 0 | Covered | T166,T167,T325 |
| 1 | 1 | Covered | T168,T166,T157 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
120917485 |
215 |
0 |
0 |
| T166 |
88854 |
2 |
0 |
0 |
| T167 |
85066 |
2 |
0 |
0 |
| T168 |
46367 |
1 |
0 |
0 |
| T325 |
584195 |
16 |
0 |
0 |
| T326 |
293363 |
9 |
0 |
0 |
| T327 |
320364 |
8 |
0 |
0 |
| T328 |
80973 |
2 |
0 |
0 |
| T353 |
705542 |
14 |
0 |
0 |
| T363 |
44376 |
1 |
0 |
0 |
| T364 |
305909 |
5 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1529871 |
215 |
0 |
0 |
| T166 |
1032 |
2 |
0 |
0 |
| T167 |
965 |
2 |
0 |
0 |
| T168 |
675 |
1 |
0 |
0 |
| T325 |
5220 |
16 |
0 |
0 |
| T326 |
2786 |
9 |
0 |
0 |
| T327 |
2936 |
8 |
0 |
0 |
| T328 |
919 |
2 |
0 |
0 |
| T353 |
6221 |
14 |
0 |
0 |
| T363 |
655 |
1 |
0 |
0 |
| T364 |
2786 |
5 |
0 |
0 |