Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T40,T17 |
| 1 | 0 | Covered | T16,T40,T17 |
| 1 | 1 | Covered | T16,T40,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T40,T17 |
| 1 | 0 | Covered | T16,T40,T17 |
| 1 | 1 | Covered | T16,T40,T17 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
16460 |
0 |
0 |
| T16 |
1271 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T30 |
19591 |
0 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
604 |
0 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
33341 |
4 |
0 |
0 |
| T46 |
0 |
5 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T68 |
86264 |
6 |
0 |
0 |
| T70 |
2481 |
0 |
0 |
0 |
| T94 |
0 |
2 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
1015 |
0 |
0 |
0 |
| T97 |
768 |
0 |
0 |
0 |
| T98 |
598 |
0 |
0 |
0 |
| T99 |
765 |
0 |
0 |
0 |
| T100 |
904 |
0 |
0 |
0 |
| T101 |
812 |
0 |
0 |
0 |
| T102 |
809 |
0 |
0 |
0 |
| T120 |
67882 |
0 |
0 |
0 |
| T172 |
0 |
37 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T174 |
0 |
30 |
0 |
0 |
| T213 |
18911 |
0 |
0 |
0 |
| T220 |
55031 |
0 |
0 |
0 |
| T235 |
59928 |
0 |
0 |
0 |
| T307 |
270023 |
0 |
0 |
0 |
| T335 |
0 |
22 |
0 |
0 |
| T336 |
0 |
6 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T368 |
0 |
3 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T370 |
0 |
1 |
0 |
0 |
| T371 |
41523 |
0 |
0 |
0 |
| T372 |
63614 |
0 |
0 |
0 |
| T373 |
51301 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
16467 |
0 |
0 |
| T16 |
45640 |
2 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T30 |
19591 |
0 |
0 |
0 |
| T40 |
0 |
2 |
0 |
0 |
| T41 |
36125 |
0 |
0 |
0 |
| T43 |
0 |
4 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
33341 |
5 |
0 |
0 |
| T46 |
0 |
6 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T68 |
954 |
6 |
0 |
0 |
| T70 |
270647 |
0 |
0 |
0 |
| T94 |
0 |
2 |
0 |
0 |
| T95 |
0 |
2 |
0 |
0 |
| T96 |
47359 |
0 |
0 |
0 |
| T97 |
56847 |
0 |
0 |
0 |
| T98 |
43505 |
0 |
0 |
0 |
| T99 |
51693 |
0 |
0 |
0 |
| T100 |
68884 |
0 |
0 |
0 |
| T101 |
65914 |
0 |
0 |
0 |
| T102 |
67716 |
0 |
0 |
0 |
| T120 |
67882 |
0 |
0 |
0 |
| T172 |
0 |
37 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T174 |
0 |
30 |
0 |
0 |
| T213 |
18911 |
0 |
0 |
0 |
| T220 |
55031 |
0 |
0 |
0 |
| T235 |
59928 |
0 |
0 |
0 |
| T307 |
270023 |
0 |
0 |
0 |
| T335 |
0 |
22 |
0 |
0 |
| T336 |
0 |
6 |
0 |
0 |
| T337 |
0 |
6 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T368 |
0 |
3 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T370 |
0 |
1 |
0 |
0 |
| T371 |
41523 |
0 |
0 |
0 |
| T372 |
63614 |
0 |
0 |
0 |
| T373 |
51301 |
0 |
0 |
0 |