Line Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=2,EnableDataIntgGen=1,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 + MAX_REQS=2,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 21 | 91.30 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| ALWAYS | 77 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 115 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 119 | 1 | 1 | 100.00 |
| ALWAYS | 131 | 4 | 3 | 75.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 152 | 1 | 1 | 100.00 |
| ALWAYS | 166 | 0 | 0 | |
| ALWAYS | 176 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 93 |
1 |
1 |
| 95 |
1 |
1 |
| 115 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 119 |
1 |
1 |
| 131 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 140 |
1 |
1 |
| 144 |
1 |
1 |
| 148 |
0 |
1 |
| 152 |
1 |
1 |
| 166 |
|
unreachable |
| 168 |
|
unreachable |
| 169 |
|
unreachable |
| 170 |
|
unreachable |
| 171 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
| 176 |
|
unreachable |
| 177 |
|
unreachable |
| 179 |
|
unreachable |
Line Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=8,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=4,g_multiple_reqs.ReqNumW=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 20 | 90.91 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| ALWAYS | 77 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 0 | 0 | |
| CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 115 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 119 | 1 | 1 | 100.00 |
| ALWAYS | 131 | 4 | 3 | 75.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 152 | 1 | 1 | 100.00 |
| ALWAYS | 166 | 0 | 0 | |
| ALWAYS | 176 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 93 |
|
unreachable |
| 95 |
1 |
1 |
| 115 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 119 |
1 |
1 |
| 131 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 140 |
1 |
1 |
| 144 |
1 |
1 |
| 148 |
0 |
1 |
| 152 |
1 |
1 |
| 166 |
|
unreachable |
| 168 |
|
unreachable |
| 169 |
|
unreachable |
| 170 |
|
unreachable |
| 171 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
| 176 |
|
unreachable |
| 177 |
|
unreachable |
| 179 |
|
unreachable |
Cond Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=8,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=4,g_multiple_reqs.ReqNumW=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 9 | 69.23 |
| Logical | 13 | 9 | 69.23 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 79
EXPRESSION (req_i && gnt_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 80
EXPRESSION (g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[(g_multiple_reqs.ReqNumW - 1):0])
--------------------------------------------1-------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((~we_i)) ? ({top_pkg::TL_DBW {1'b1}}) : be_i)
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Covered | T1,T2,T3 |
LINE 95
EXPRESSION (((~we_i)) ? Get : (((&be_i)) ? PutFullData : PutPartialData))
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Covered | T1,T2,T3 |
LINE 95
SUB-EXPRESSION (((&be_i)) ? PutFullData : PutPartialData)
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Unreachable | |
LINE 140
EXPRESSION (tl_i.d_error | intg_err)
------1----- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T52,T131,T202 |
LINE 144
EXPRESSION (intg_err_q | intg_err)
-----1---- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Cond Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=2,EnableDataIntgGen=1,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 + MAX_REQS=2,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 17 | 14 | 82.35 |
| Logical | 17 | 14 | 82.35 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 79
EXPRESSION (req_i && gnt_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T61,T70,T71 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 80
EXPRESSION (g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[0])
-----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((~we_i)) ? ({top_pkg::TL_DBW {1'b1}}) : be_i)
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 95
EXPRESSION (((~we_i)) ? Get : (((&be_i)) ? PutFullData : PutPartialData))
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 95
SUB-EXPRESSION (((&be_i)) ? PutFullData : PutPartialData)
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 140
EXPRESSION (tl_i.d_error | intg_err)
------1----- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T29,T52,T56 |
LINE 144
EXPRESSION (intg_err_q | intg_err)
-----1---- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=2,EnableDataIntgGen=1,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 + MAX_REQS=2,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=2,g_multiple_reqs.ReqNumW=1 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
93 |
2 |
2 |
100.00 |
| IF |
131 |
3 |
2 |
66.67 |
| IF |
69 |
2 |
2 |
100.00 |
| IF |
79 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 93 ((~we_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 131 if ((!rst_ni))
-2-: 133 if (intg_err)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 79 if ((req_i && gnt_o))
-2-: 80 if ((g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[0]))
Branches:
| -1- | -2- | Status | Tests |
| 1 |
1 |
Covered |
T1,T2,T3 |
| 1 |
0 |
Covered |
T1,T2,T3 |
| 0 |
- |
Covered |
T1,T2,T3 |
Branch Coverage for Module :
tlul_adapter_host ( parameter MAX_REQS=8,EnableDataIntgGen=0,EnableRspDataIntgCheck=0,WordSize=2,OutstandingReqCntW=4,g_multiple_reqs.ReqNumW=3 )
Branch Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
8 |
88.89 |
| TERNARY |
93 |
1 |
1 |
100.00 |
| IF |
131 |
3 |
2 |
66.67 |
| IF |
69 |
2 |
2 |
100.00 |
| IF |
79 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 93 ((~we_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Unreachable |
|
LineNo. Expression
-1-: 131 if ((!rst_ni))
-2-: 133 if (intg_err)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 79 if ((req_i && gnt_o))
-2-: 80 if ((g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[(g_multiple_reqs.ReqNumW - 1):0]))
Branches:
| -1- | -2- | Status | Tests |
| 1 |
1 |
Covered |
T1,T2,T3 |
| 1 |
0 |
Covered |
T1,T2,T3 |
| 0 |
- |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
tlul_adapter_host
Assertion Details
DontExceeedMaxReqs
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
753256370 |
70225285 |
0 |
0 |
| T1 |
854392 |
286768 |
0 |
0 |
| T2 |
1247916 |
187928 |
0 |
0 |
| T3 |
149670 |
12295 |
0 |
0 |
| T4 |
646558 |
34496 |
0 |
0 |
| T29 |
1216354 |
90168 |
0 |
0 |
| T51 |
784018 |
70881 |
0 |
0 |
| T52 |
465734 |
44335 |
0 |
0 |
| T78 |
164778 |
14940 |
0 |
0 |
| T79 |
297666 |
25342 |
0 |
0 |
| T80 |
716784 |
97614 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 20 | 90.91 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| ALWAYS | 77 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 0 | 0 | |
| CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 115 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 119 | 1 | 1 | 100.00 |
| ALWAYS | 131 | 4 | 3 | 75.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 152 | 1 | 1 | 100.00 |
| ALWAYS | 166 | 0 | 0 | |
| ALWAYS | 176 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 93 |
|
unreachable |
| 95 |
1 |
1 |
| 115 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 119 |
1 |
1 |
| 131 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 140 |
1 |
1 |
| 144 |
1 |
1 |
| 148 |
0 |
1 |
| 152 |
1 |
1 |
| 166 |
|
unreachable |
| 168 |
|
unreachable |
| 169 |
|
unreachable |
| 170 |
|
unreachable |
| 171 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
| 176 |
|
unreachable |
| 177 |
|
unreachable |
| 179 |
|
unreachable |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex
| Total | Covered | Percent |
| Conditions | 13 | 9 | 69.23 |
| Logical | 13 | 9 | 69.23 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 79
EXPRESSION (req_i && gnt_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 80
EXPRESSION (g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[(g_multiple_reqs.ReqNumW - 1):0])
--------------------------------------------1-------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((~we_i)) ? ({top_pkg::TL_DBW {1'b1}}) : be_i)
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Covered | T1,T2,T3 |
LINE 95
EXPRESSION (((~we_i)) ? Get : (((&be_i)) ? PutFullData : PutPartialData))
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Covered | T1,T2,T3 |
LINE 95
SUB-EXPRESSION (((&be_i)) ? PutFullData : PutPartialData)
----1----
| -1- | Status | Tests |
| 0 | Unreachable | |
| 1 | Unreachable | |
LINE 140
EXPRESSION (tl_i.d_error | intg_err)
------1----- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T52,T131,T202 |
LINE 144
EXPRESSION (intg_err_q | intg_err)
-----1---- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
8 |
88.89 |
| TERNARY |
93 |
1 |
1 |
100.00 |
| IF |
131 |
3 |
2 |
66.67 |
| IF |
69 |
2 |
2 |
100.00 |
| IF |
79 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 93 ((~we_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Unreachable |
|
LineNo. Expression
-1-: 131 if ((!rst_ni))
-2-: 133 if (intg_err)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 79 if ((req_i && gnt_o))
-2-: 80 if ((g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[(g_multiple_reqs.ReqNumW - 1):0]))
Branches:
| -1- | -2- | Status | Tests |
| 1 |
1 |
Covered |
T1,T2,T3 |
| 1 |
0 |
Covered |
T1,T2,T3 |
| 0 |
- |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_i_ibex
Assertion Details
DontExceeedMaxReqs
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
376628185 |
42097442 |
0 |
0 |
| T1 |
427196 |
267013 |
0 |
0 |
| T2 |
623958 |
78773 |
0 |
0 |
| T3 |
74835 |
7654 |
0 |
0 |
| T4 |
323279 |
22386 |
0 |
0 |
| T29 |
608177 |
63384 |
0 |
0 |
| T51 |
392009 |
38310 |
0 |
0 |
| T52 |
232867 |
29426 |
0 |
0 |
| T78 |
82389 |
9437 |
0 |
0 |
| T79 |
148833 |
16500 |
0 |
0 |
| T80 |
358392 |
42034 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex
| Line No. | Total | Covered | Percent |
| TOTAL | | 23 | 21 | 91.30 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| ALWAYS | 77 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 95 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 115 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 117 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 118 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 119 | 1 | 1 | 100.00 |
| ALWAYS | 131 | 4 | 3 | 75.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 148 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 152 | 1 | 1 | 100.00 |
| ALWAYS | 166 | 0 | 0 | |
| ALWAYS | 176 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 77 |
1 |
1 |
| 79 |
1 |
1 |
| 80 |
1 |
1 |
| 81 |
1 |
1 |
| 83 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 88 |
1 |
1 |
| 93 |
1 |
1 |
| 95 |
1 |
1 |
| 115 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 119 |
1 |
1 |
| 131 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 140 |
1 |
1 |
| 144 |
1 |
1 |
| 148 |
0 |
1 |
| 152 |
1 |
1 |
| 166 |
|
unreachable |
| 168 |
|
unreachable |
| 169 |
|
unreachable |
| 170 |
|
unreachable |
| 171 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
| 176 |
|
unreachable |
| 177 |
|
unreachable |
| 179 |
|
unreachable |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex
| Total | Covered | Percent |
| Conditions | 17 | 14 | 82.35 |
| Logical | 17 | 14 | 82.35 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 79
EXPRESSION (req_i && gnt_o)
--1-- --2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T61,T70,T71 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 80
EXPRESSION (g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[0])
-----------------------------1----------------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 93
EXPRESSION (((~we_i)) ? ({top_pkg::TL_DBW {1'b1}}) : be_i)
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 95
EXPRESSION (((~we_i)) ? Get : (((&be_i)) ? PutFullData : PutPartialData))
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 95
SUB-EXPRESSION (((&be_i)) ? PutFullData : PutPartialData)
----1----
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
LINE 140
EXPRESSION (tl_i.d_error | intg_err)
------1----- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T29,T52,T56 |
LINE 144
EXPRESSION (intg_err_q | intg_err)
-----1---- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
9 |
90.00 |
| TERNARY |
93 |
2 |
2 |
100.00 |
| IF |
131 |
3 |
2 |
66.67 |
| IF |
69 |
2 |
2 |
100.00 |
| IF |
79 |
3 |
3 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv' or '../src/lowrisc_tlul_adapter_host_0.1/rtl/tlul_adapter_host.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 93 ((~we_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 131 if ((!rst_ni))
-2-: 133 if (intg_err)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Not Covered |
|
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 79 if ((req_i && gnt_o))
-2-: 80 if ((g_multiple_reqs.source_q == g_multiple_reqs.MaxSource[0]))
Branches:
| -1- | -2- | Status | Tests |
| 1 |
1 |
Covered |
T1,T2,T3 |
| 1 |
0 |
Covered |
T1,T2,T3 |
| 0 |
- |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.tl_adapter_host_d_ibex
Assertion Details
DontExceeedMaxReqs
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
376628185 |
28127843 |
0 |
0 |
| T1 |
427196 |
19755 |
0 |
0 |
| T2 |
623958 |
109155 |
0 |
0 |
| T3 |
74835 |
4641 |
0 |
0 |
| T4 |
323279 |
12110 |
0 |
0 |
| T29 |
608177 |
26784 |
0 |
0 |
| T51 |
392009 |
32571 |
0 |
0 |
| T52 |
232867 |
14909 |
0 |
0 |
| T78 |
82389 |
5503 |
0 |
0 |
| T79 |
148833 |
8842 |
0 |
0 |
| T80 |
358392 |
55580 |
0 |
0 |