Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
89.41 94.12 89.29 100.00 100.00 63.64 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 753256370 3781 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 753256370 3781 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 753256370 3781 0 0
T1 427196 5 0 0
T2 623958 10 0 0
T3 74835 1 0 0
T4 323279 4 0 0
T29 608177 10 0 0
T51 392009 1 0 0
T52 232867 4 0 0
T57 92207 0 0 0
T78 82389 1 0 0
T79 148833 2 0 0
T80 358392 1 0 0
T135 92537 12 0 0
T136 0 4 0 0
T137 0 7 0 0
T145 86894 0 0 0
T149 597759 0 0 0
T187 87814 0 0 0
T245 0 4 0 0
T246 0 4 0 0
T247 0 10 0 0
T248 635586 0 0 0
T249 86375 0 0 0
T250 129868 0 0 0
T251 138549 0 0 0
T252 109254 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 753256370 3781 0 0
T1 427196 5 0 0
T2 623958 10 0 0
T3 74835 1 0 0
T4 323279 4 0 0
T29 608177 10 0 0
T51 392009 1 0 0
T52 232867 4 0 0
T57 92207 0 0 0
T78 82389 1 0 0
T79 148833 2 0 0
T80 358392 1 0 0
T135 92537 12 0 0
T136 0 4 0 0
T137 0 7 0 0
T145 86894 0 0 0
T149 597759 0 0 0
T187 87814 0 0 0
T245 0 4 0 0
T246 0 4 0 0
T247 0 10 0 0
T248 635586 0 0 0
T249 86375 0 0 0
T250 129868 0 0 0
T251 138549 0 0 0
T252 109254 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 376628185 41 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 376628185 41 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 376628185 41 0 0
T57 92207 0 0 0
T135 92537 12 0 0
T136 0 4 0 0
T137 0 7 0 0
T145 86894 0 0 0
T149 597759 0 0 0
T187 87814 0 0 0
T245 0 4 0 0
T246 0 4 0 0
T247 0 10 0 0
T248 635586 0 0 0
T249 86375 0 0 0
T250 129868 0 0 0
T251 138549 0 0 0
T252 109254 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 376628185 41 0 0
T57 92207 0 0 0
T135 92537 12 0 0
T136 0 4 0 0
T137 0 7 0 0
T145 86894 0 0 0
T149 597759 0 0 0
T187 87814 0 0 0
T245 0 4 0 0
T246 0 4 0 0
T247 0 10 0 0
T248 635586 0 0 0
T249 86375 0 0 0
T250 129868 0 0 0
T251 138549 0 0 0
T252 109254 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 376628185 3740 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 376628185 3740 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 376628185 3740 0 0
T1 427196 5 0 0
T2 623958 10 0 0
T3 74835 1 0 0
T4 323279 4 0 0
T29 608177 10 0 0
T51 392009 1 0 0
T52 232867 4 0 0
T78 82389 1 0 0
T79 148833 2 0 0
T80 358392 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 376628185 3740 0 0
T1 427196 5 0 0
T2 623958 10 0 0
T3 74835 1 0 0
T4 323279 4 0 0
T29 608177 10 0 0
T51 392009 1 0 0
T52 232867 4 0 0
T78 82389 1 0 0
T79 148833 2 0 0
T80 358392 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%