Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.32 94.12 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 788993450 3766 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 788993450 3766 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 788993450 3766 0 0
T1 62705 1 0 0
T2 93668 1 0 0
T3 230419 4 0 0
T18 608431 0 0 0
T32 254163 4 0 0
T33 381638 3 0 0
T64 281852 4 0 0
T82 96944 1 0 0
T83 114115 1 0 0
T84 76272 1 0 0
T85 478691 2 0 0
T102 673570 0 0 0
T147 77994 4 0 0
T148 90086 4 0 0
T149 0 2 0 0
T189 257613 0 0 0
T207 310794 0 0 0
T276 0 11 0 0
T277 0 9 0 0
T278 0 4 0 0
T279 383297 0 0 0
T280 236228 0 0 0
T281 80185 0 0 0
T282 367543 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 788993450 3766 0 0
T1 62705 1 0 0
T2 93668 1 0 0
T3 230419 4 0 0
T18 608431 0 0 0
T32 254163 4 0 0
T33 381638 3 0 0
T64 281852 4 0 0
T82 96944 1 0 0
T83 114115 1 0 0
T84 76272 1 0 0
T85 478691 2 0 0
T102 673570 0 0 0
T147 77994 4 0 0
T148 90086 4 0 0
T149 0 2 0 0
T189 257613 0 0 0
T207 310794 0 0 0
T276 0 11 0 0
T277 0 9 0 0
T278 0 4 0 0
T279 383297 0 0 0
T280 236228 0 0 0
T281 80185 0 0 0
T282 367543 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 394496725 34 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 394496725 34 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 394496725 34 0 0
T18 608431 0 0 0
T102 673570 0 0 0
T147 77994 4 0 0
T148 90086 4 0 0
T149 0 2 0 0
T189 257613 0 0 0
T207 310794 0 0 0
T276 0 11 0 0
T277 0 9 0 0
T278 0 4 0 0
T279 383297 0 0 0
T280 236228 0 0 0
T281 80185 0 0 0
T282 367543 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 394496725 34 0 0
T18 608431 0 0 0
T102 673570 0 0 0
T147 77994 4 0 0
T148 90086 4 0 0
T149 0 2 0 0
T189 257613 0 0 0
T207 310794 0 0 0
T276 0 11 0 0
T277 0 9 0 0
T278 0 4 0 0
T279 383297 0 0 0
T280 236228 0 0 0
T281 80185 0 0 0
T282 367543 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 394496725 3732 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 394496725 3732 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 394496725 3732 0 0
T1 62705 1 0 0
T2 93668 1 0 0
T3 230419 4 0 0
T32 254163 4 0 0
T33 381638 3 0 0
T64 281852 4 0 0
T82 96944 1 0 0
T83 114115 1 0 0
T84 76272 1 0 0
T85 478691 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 394496725 3732 0 0
T1 62705 1 0 0
T2 93668 1 0 0
T3 230419 4 0 0
T32 254163 4 0 0
T33 381638 3 0 0
T64 281852 4 0 0
T82 96944 1 0 0
T83 114115 1 0 0
T84 76272 1 0 0
T85 478691 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%