Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| ALWAYS | 60 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 65 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
1 |
1 |
| 98 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 114 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
| 187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T46,T47,T367 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T46,T18,T47 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T48,T50 |
| 1 | 0 | Covered | T18,T47,T48 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T46,T18,T47 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T18,T48,T50 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T18,T47,T48 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T18,T47,T48 |
| 1 | - | Covered | T18,T48,T50 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T18,T47,T48 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
60 |
4 |
4 |
100.00 |
| IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T18,T47,T48 |
| 0 |
0 |
1 |
Covered |
T18,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T18,T47,T48 |
| 0 |
0 |
1 |
Covered |
T18,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2051164 |
0 |
0 |
| T6 |
183332 |
0 |
0 |
0 |
| T18 |
309912 |
592 |
0 |
0 |
| T46 |
34247 |
0 |
0 |
0 |
| T47 |
1932976 |
1733 |
0 |
0 |
| T48 |
0 |
1497 |
0 |
0 |
| T51 |
0 |
1674 |
0 |
0 |
| T52 |
0 |
2518 |
0 |
0 |
| T53 |
0 |
1855 |
0 |
0 |
| T54 |
0 |
479 |
0 |
0 |
| T55 |
0 |
259 |
0 |
0 |
| T69 |
537634 |
0 |
0 |
0 |
| T71 |
57630 |
0 |
0 |
0 |
| T99 |
0 |
789 |
0 |
0 |
| T100 |
0 |
790 |
0 |
0 |
| T101 |
0 |
1577 |
0 |
0 |
| T102 |
325390 |
0 |
0 |
0 |
| T103 |
138692 |
0 |
0 |
0 |
| T104 |
39346 |
0 |
0 |
0 |
| T105 |
227534 |
0 |
0 |
0 |
| T106 |
38078 |
0 |
0 |
0 |
| T107 |
61572 |
0 |
0 |
0 |
| T156 |
464664 |
0 |
0 |
0 |
| T181 |
0 |
28117 |
0 |
0 |
| T182 |
0 |
6560 |
0 |
0 |
| T190 |
242088 |
0 |
0 |
0 |
| T331 |
0 |
7969 |
0 |
0 |
| T333 |
0 |
14785 |
0 |
0 |
| T334 |
0 |
3023 |
0 |
0 |
| T335 |
0 |
2102 |
0 |
0 |
| T361 |
0 |
25187 |
0 |
0 |
| T362 |
0 |
8775 |
0 |
0 |
| T368 |
0 |
826 |
0 |
0 |
| T369 |
0 |
14409 |
0 |
0 |
| T370 |
179448 |
0 |
0 |
0 |
| T371 |
309512 |
0 |
0 |
0 |
| T372 |
142616 |
0 |
0 |
0 |
| T373 |
916984 |
0 |
0 |
0 |
| T374 |
153120 |
0 |
0 |
0 |
| T375 |
302976 |
0 |
0 |
0 |
| T376 |
219144 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
37618600 |
32795400 |
0 |
0 |
| T1 |
7600 |
3525 |
0 |
0 |
| T2 |
9675 |
5625 |
0 |
0 |
| T3 |
21600 |
17500 |
0 |
0 |
| T32 |
22050 |
17950 |
0 |
0 |
| T33 |
28575 |
24425 |
0 |
0 |
| T64 |
24125 |
20075 |
0 |
0 |
| T82 |
11875 |
7775 |
0 |
0 |
| T83 |
11200 |
7150 |
0 |
0 |
| T84 |
10825 |
6725 |
0 |
0 |
| T85 |
30025 |
26000 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5139 |
0 |
0 |
| T6 |
274998 |
0 |
0 |
0 |
| T18 |
464868 |
2 |
0 |
0 |
| T47 |
5315684 |
6 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
| T53 |
0 |
6 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T69 |
806451 |
0 |
0 |
0 |
| T71 |
86445 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T102 |
488085 |
0 |
0 |
0 |
| T103 |
208038 |
0 |
0 |
0 |
| T104 |
59019 |
0 |
0 |
0 |
| T105 |
341301 |
0 |
0 |
0 |
| T106 |
57117 |
0 |
0 |
0 |
| T107 |
92358 |
0 |
0 |
0 |
| T156 |
1277826 |
0 |
0 |
0 |
| T181 |
0 |
69 |
0 |
0 |
| T182 |
0 |
17 |
0 |
0 |
| T190 |
665742 |
0 |
0 |
0 |
| T331 |
0 |
22 |
0 |
0 |
| T333 |
0 |
35 |
0 |
0 |
| T334 |
0 |
8 |
0 |
0 |
| T335 |
0 |
5 |
0 |
0 |
| T361 |
0 |
62 |
0 |
0 |
| T362 |
0 |
23 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T369 |
0 |
37 |
0 |
0 |
| T370 |
493482 |
0 |
0 |
0 |
| T371 |
851158 |
0 |
0 |
0 |
| T372 |
392194 |
0 |
0 |
0 |
| T373 |
2521706 |
0 |
0 |
0 |
| T374 |
421080 |
0 |
0 |
0 |
| T375 |
833184 |
0 |
0 |
0 |
| T376 |
602646 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
402200 |
385425 |
0 |
0 |
| T2 |
586650 |
571225 |
0 |
0 |
| T3 |
1413425 |
1400975 |
0 |
0 |
| T32 |
1554325 |
1543450 |
0 |
0 |
| T33 |
2337100 |
2318100 |
0 |
0 |
| T64 |
1719625 |
1709700 |
0 |
0 |
| T82 |
818350 |
803675 |
0 |
0 |
| T83 |
707350 |
693925 |
0 |
0 |
| T84 |
476250 |
466825 |
0 |
0 |
| T85 |
2891050 |
2881525 |
0 |
0 |