Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T15,T46 |
1 | 0 | Covered | T1,T15,T46 |
1 | 1 | Covered | T1,T15,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T15,T46 |
1 | 0 | Covered | T1,T15,T17 |
1 | 1 | Covered | T1,T15,T46 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
142 |
0 |
0 |
T1 |
4317 |
8 |
0 |
0 |
T2 |
429 |
0 |
0 |
0 |
T3 |
1229 |
0 |
0 |
0 |
T4 |
756 |
0 |
0 |
0 |
T5 |
1227 |
0 |
0 |
0 |
T15 |
34636 |
10 |
0 |
0 |
T16 |
498 |
0 |
0 |
0 |
T17 |
0 |
16 |
0 |
0 |
T30 |
675 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
16 |
0 |
0 |
T60 |
35014 |
6 |
0 |
0 |
T61 |
0 |
6 |
0 |
0 |
T62 |
0 |
10 |
0 |
0 |
T63 |
0 |
11 |
0 |
0 |
T64 |
0 |
6 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
12 |
0 |
0 |
T67 |
484 |
0 |
0 |
0 |
T68 |
396 |
0 |
0 |
0 |
T97 |
499 |
0 |
0 |
0 |
T119 |
19830 |
0 |
0 |
0 |
T120 |
113920 |
0 |
0 |
0 |
T135 |
0 |
8 |
0 |
0 |
T171 |
44952 |
0 |
0 |
0 |
T190 |
71888 |
0 |
0 |
0 |
T261 |
243514 |
0 |
0 |
0 |
T319 |
48374 |
0 |
0 |
0 |
T349 |
68172 |
0 |
0 |
0 |
T380 |
64410 |
0 |
0 |
0 |
T395 |
20689 |
0 |
0 |
0 |
T399 |
0 |
8 |
0 |
0 |
T400 |
0 |
8 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
149 |
0 |
0 |
T1 |
161421 |
8 |
0 |
0 |
T2 |
15786 |
0 |
0 |
0 |
T3 |
52184 |
0 |
0 |
0 |
T4 |
37349 |
0 |
0 |
0 |
T5 |
85628 |
0 |
0 |
0 |
T15 |
34636 |
11 |
0 |
0 |
T16 |
37563 |
0 |
0 |
0 |
T17 |
0 |
16 |
0 |
0 |
T30 |
42311 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T58 |
0 |
2 |
0 |
0 |
T59 |
0 |
16 |
0 |
0 |
T60 |
828 |
7 |
0 |
0 |
T61 |
0 |
7 |
0 |
0 |
T62 |
0 |
11 |
0 |
0 |
T63 |
0 |
12 |
0 |
0 |
T64 |
0 |
7 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
12 |
0 |
0 |
T67 |
27741 |
0 |
0 |
0 |
T68 |
19857 |
0 |
0 |
0 |
T97 |
24642 |
0 |
0 |
0 |
T119 |
19830 |
0 |
0 |
0 |
T120 |
113920 |
0 |
0 |
0 |
T135 |
0 |
8 |
0 |
0 |
T171 |
44952 |
0 |
0 |
0 |
T190 |
71888 |
0 |
0 |
0 |
T261 |
243514 |
0 |
0 |
0 |
T319 |
48374 |
0 |
0 |
0 |
T349 |
68172 |
0 |
0 |
0 |
T380 |
64410 |
0 |
0 |
0 |
T395 |
20689 |
0 |
0 |
0 |
T399 |
0 |
8 |
0 |
0 |
T400 |
0 |
8 |
0 |
0 |