Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T62,T63 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T62,T63 |
1 | 1 | Covered | T15,T62,T63 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T15,T62,T63 |
1 | - | Covered | T15,T62,T63 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T62,T63 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T62,T63 |
1 | 1 | Covered | T15,T62,T63 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T62,T63 |
0 |
0 |
1 |
Covered |
T15,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T62,T63 |
0 |
0 |
1 |
Covered |
T15,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
2607 |
0 |
0 |
T15 |
33988 |
868 |
0 |
0 |
T62 |
0 |
813 |
0 |
0 |
T63 |
0 |
926 |
0 |
0 |
T119 |
19445 |
0 |
0 |
0 |
T120 |
104244 |
0 |
0 |
0 |
T171 |
44308 |
0 |
0 |
0 |
T190 |
70926 |
0 |
0 |
0 |
T261 |
241328 |
0 |
0 |
0 |
T319 |
47670 |
0 |
0 |
0 |
T349 |
67201 |
0 |
0 |
0 |
T380 |
63472 |
0 |
0 |
0 |
T395 |
20334 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
6 |
0 |
0 |
T15 |
33988 |
2 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T119 |
19445 |
0 |
0 |
0 |
T120 |
104244 |
0 |
0 |
0 |
T171 |
44308 |
0 |
0 |
0 |
T190 |
70926 |
0 |
0 |
0 |
T261 |
241328 |
0 |
0 |
0 |
T319 |
47670 |
0 |
0 |
0 |
T349 |
67201 |
0 |
0 |
0 |
T380 |
63472 |
0 |
0 |
0 |
T395 |
20334 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T61 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T60,T61 |
1 | 1 | Covered | T60,T61 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T60,T61 |
1 | - | Covered | T60,T61 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T61 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T60,T61 |
1 | 1 | Covered | T60,T61 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T60,T61 |
0 |
0 |
1 |
Covered |
T60,T61 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T60,T61 |
0 |
0 |
1 |
Covered |
T60,T61 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
1943 |
0 |
0 |
T60 |
35014 |
992 |
0 |
0 |
T61 |
0 |
951 |
0 |
0 |
T311 |
58048 |
0 |
0 |
0 |
T355 |
24080 |
0 |
0 |
0 |
T401 |
362652 |
0 |
0 |
0 |
T402 |
84775 |
0 |
0 |
0 |
T403 |
38094 |
0 |
0 |
0 |
T404 |
63461 |
0 |
0 |
0 |
T405 |
33567 |
0 |
0 |
0 |
T406 |
26100 |
0 |
0 |
0 |
T407 |
23459 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
4 |
0 |
0 |
T60 |
35014 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T311 |
58048 |
0 |
0 |
0 |
T355 |
24080 |
0 |
0 |
0 |
T401 |
362652 |
0 |
0 |
0 |
T402 |
84775 |
0 |
0 |
0 |
T403 |
38094 |
0 |
0 |
0 |
T404 |
63461 |
0 |
0 |
0 |
T405 |
33567 |
0 |
0 |
0 |
T406 |
26100 |
0 |
0 |
0 |
T407 |
23459 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T17,T65 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T17,T65 |
1 | 1 | Covered | T1,T17,T65 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T17,T65 |
1 | - | Covered | T1,T17,T65 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T17,T65 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T17,T65 |
1 | 1 | Covered | T1,T17,T65 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T17,T65 |
0 |
0 |
1 |
Covered |
T1,T17,T65 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T17,T65 |
0 |
0 |
1 |
Covered |
T1,T17,T65 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
7793 |
0 |
0 |
T1 |
161421 |
758 |
0 |
0 |
T2 |
15786 |
0 |
0 |
0 |
T3 |
52184 |
0 |
0 |
0 |
T4 |
37349 |
0 |
0 |
0 |
T5 |
85628 |
0 |
0 |
0 |
T16 |
37563 |
0 |
0 |
0 |
T17 |
0 |
1313 |
0 |
0 |
T30 |
42311 |
0 |
0 |
0 |
T59 |
0 |
1554 |
0 |
0 |
T65 |
0 |
766 |
0 |
0 |
T66 |
0 |
1295 |
0 |
0 |
T67 |
27741 |
0 |
0 |
0 |
T68 |
19857 |
0 |
0 |
0 |
T97 |
24642 |
0 |
0 |
0 |
T135 |
0 |
742 |
0 |
0 |
T399 |
0 |
632 |
0 |
0 |
T400 |
0 |
733 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
22 |
0 |
0 |
T1 |
161421 |
2 |
0 |
0 |
T2 |
15786 |
0 |
0 |
0 |
T3 |
52184 |
0 |
0 |
0 |
T4 |
37349 |
0 |
0 |
0 |
T5 |
85628 |
0 |
0 |
0 |
T16 |
37563 |
0 |
0 |
0 |
T17 |
0 |
4 |
0 |
0 |
T30 |
42311 |
0 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
4 |
0 |
0 |
T67 |
27741 |
0 |
0 |
0 |
T68 |
19857 |
0 |
0 |
0 |
T97 |
24642 |
0 |
0 |
0 |
T135 |
0 |
2 |
0 |
0 |
T399 |
0 |
2 |
0 |
0 |
T400 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T64 |
1 | 1 | Covered | T64 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T64 |
1 | - | Covered | T64 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T64 |
1 | 1 | Covered | T64 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T64 |
0 |
0 |
1 |
Covered |
T64 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T64 |
0 |
0 |
1 |
Covered |
T64 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
1010 |
0 |
0 |
T64 |
39381 |
1010 |
0 |
0 |
T144 |
54229 |
0 |
0 |
0 |
T208 |
70896 |
0 |
0 |
0 |
T230 |
61913 |
0 |
0 |
0 |
T335 |
19505 |
0 |
0 |
0 |
T336 |
22626 |
0 |
0 |
0 |
T337 |
168413 |
0 |
0 |
0 |
T338 |
175151 |
0 |
0 |
0 |
T384 |
37941 |
0 |
0 |
0 |
T408 |
19429 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
2 |
0 |
0 |
T64 |
39381 |
2 |
0 |
0 |
T144 |
54229 |
0 |
0 |
0 |
T208 |
70896 |
0 |
0 |
0 |
T230 |
61913 |
0 |
0 |
0 |
T335 |
19505 |
0 |
0 |
0 |
T336 |
22626 |
0 |
0 |
0 |
T337 |
168413 |
0 |
0 |
0 |
T338 |
175151 |
0 |
0 |
0 |
T384 |
37941 |
0 |
0 |
0 |
T408 |
19429 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 4 | 30.77 |
Logical | 13 | 4 | 30.77 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Not Covered | |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T62,T63 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T62,T63 |
1 | 1 | Covered | T15,T62,T63 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T62,T63 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T62,T63 |
1 | 1 | Covered | T15,T62,T63 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T62,T63 |
0 |
0 |
1 |
Covered |
T15,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T62,T63 |
0 |
0 |
1 |
Covered |
T15,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
1124 |
0 |
0 |
T15 |
33988 |
373 |
0 |
0 |
T62 |
0 |
319 |
0 |
0 |
T63 |
0 |
432 |
0 |
0 |
T119 |
19445 |
0 |
0 |
0 |
T120 |
104244 |
0 |
0 |
0 |
T171 |
44308 |
0 |
0 |
0 |
T190 |
70926 |
0 |
0 |
0 |
T261 |
241328 |
0 |
0 |
0 |
T319 |
47670 |
0 |
0 |
0 |
T349 |
67201 |
0 |
0 |
0 |
T380 |
63472 |
0 |
0 |
0 |
T395 |
20334 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
3 |
0 |
0 |
T15 |
33988 |
1 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T119 |
19445 |
0 |
0 |
0 |
T120 |
104244 |
0 |
0 |
0 |
T171 |
44308 |
0 |
0 |
0 |
T190 |
70926 |
0 |
0 |
0 |
T261 |
241328 |
0 |
0 |
0 |
T319 |
47670 |
0 |
0 |
0 |
T349 |
67201 |
0 |
0 |
0 |
T380 |
63472 |
0 |
0 |
0 |
T395 |
20334 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T61 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T60,T61 |
1 | 1 | Covered | T60,T61 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T60,T61 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T60,T61 |
1 | 1 | Covered | T60,T61 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T60,T61 |
0 |
0 |
1 |
Covered |
T60,T61 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T60,T61 |
0 |
0 |
1 |
Covered |
T60,T61 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
744 |
0 |
0 |
T60 |
35014 |
331 |
0 |
0 |
T61 |
0 |
413 |
0 |
0 |
T311 |
58048 |
0 |
0 |
0 |
T355 |
24080 |
0 |
0 |
0 |
T401 |
362652 |
0 |
0 |
0 |
T402 |
84775 |
0 |
0 |
0 |
T403 |
38094 |
0 |
0 |
0 |
T404 |
63461 |
0 |
0 |
0 |
T405 |
33567 |
0 |
0 |
0 |
T406 |
26100 |
0 |
0 |
0 |
T407 |
23459 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
2 |
0 |
0 |
T60 |
35014 |
1 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T311 |
58048 |
0 |
0 |
0 |
T355 |
24080 |
0 |
0 |
0 |
T401 |
362652 |
0 |
0 |
0 |
T402 |
84775 |
0 |
0 |
0 |
T403 |
38094 |
0 |
0 |
0 |
T404 |
63461 |
0 |
0 |
0 |
T405 |
33567 |
0 |
0 |
0 |
T406 |
26100 |
0 |
0 |
0 |
T407 |
23459 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T17,T65 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T17,T65 |
1 | 1 | Covered | T1,T17,T65 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T17,T65 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T17,T65 |
1 | 1 | Covered | T1,T17,T65 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T17,T65 |
0 |
0 |
1 |
Covered |
T1,T17,T65 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T1,T17,T65 |
0 |
0 |
1 |
Covered |
T1,T17,T65 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
3682 |
0 |
0 |
T1 |
161421 |
384 |
0 |
0 |
T2 |
15786 |
0 |
0 |
0 |
T3 |
52184 |
0 |
0 |
0 |
T4 |
37349 |
0 |
0 |
0 |
T5 |
85628 |
0 |
0 |
0 |
T16 |
37563 |
0 |
0 |
0 |
T17 |
0 |
567 |
0 |
0 |
T30 |
42311 |
0 |
0 |
0 |
T59 |
0 |
687 |
0 |
0 |
T65 |
0 |
392 |
0 |
0 |
T66 |
0 |
548 |
0 |
0 |
T67 |
27741 |
0 |
0 |
0 |
T68 |
19857 |
0 |
0 |
0 |
T97 |
24642 |
0 |
0 |
0 |
T135 |
0 |
368 |
0 |
0 |
T399 |
0 |
257 |
0 |
0 |
T400 |
0 |
479 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
11 |
0 |
0 |
T1 |
161421 |
1 |
0 |
0 |
T2 |
15786 |
0 |
0 |
0 |
T3 |
52184 |
0 |
0 |
0 |
T4 |
37349 |
0 |
0 |
0 |
T5 |
85628 |
0 |
0 |
0 |
T16 |
37563 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T30 |
42311 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
2 |
0 |
0 |
T67 |
27741 |
0 |
0 |
0 |
T68 |
19857 |
0 |
0 |
0 |
T97 |
24642 |
0 |
0 |
0 |
T135 |
0 |
1 |
0 |
0 |
T399 |
0 |
1 |
0 |
0 |
T400 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T64 |
1 | 1 | Covered | T64 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T64 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T64 |
1 | 1 | Covered | T64 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T64 |
0 |
0 |
1 |
Covered |
T64 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T64 |
0 |
0 |
1 |
Covered |
T64 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
470 |
0 |
0 |
T64 |
39381 |
470 |
0 |
0 |
T144 |
54229 |
0 |
0 |
0 |
T208 |
70896 |
0 |
0 |
0 |
T230 |
61913 |
0 |
0 |
0 |
T335 |
19505 |
0 |
0 |
0 |
T336 |
22626 |
0 |
0 |
0 |
T337 |
168413 |
0 |
0 |
0 |
T338 |
175151 |
0 |
0 |
0 |
T384 |
37941 |
0 |
0 |
0 |
T408 |
19429 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
1 |
0 |
0 |
T64 |
39381 |
1 |
0 |
0 |
T144 |
54229 |
0 |
0 |
0 |
T208 |
70896 |
0 |
0 |
0 |
T230 |
61913 |
0 |
0 |
0 |
T335 |
19505 |
0 |
0 |
0 |
T336 |
22626 |
0 |
0 |
0 |
T337 |
168413 |
0 |
0 |
0 |
T338 |
175151 |
0 |
0 |
0 |
T384 |
37941 |
0 |
0 |
0 |
T408 |
19429 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 10 | 45.45 |
CONT_ASSIGN | 54 | 1 | 0 | 0.00 |
ALWAYS | 60 | 6 | 4 | 66.67 |
CONT_ASSIGN | 74 | 1 | 0 | 0.00 |
CONT_ASSIGN | 98 | 1 | 0 | 0.00 |
ALWAYS | 104 | 9 | 5 | 55.56 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
0 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
0 |
1 |
64 |
1 |
1 |
65 |
0 |
1 |
|
|
|
MISSING_ELSE |
74 |
0 |
1 |
98 |
0 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
0 |
1 |
113 |
0 |
1 |
114 |
1 |
1 |
123 |
0 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
0 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 4 | 36.36 |
Logical | 11 | 4 | 36.36 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
4 |
50.00 |
IF |
60 |
4 |
2 |
50.00 |
IF |
104 |
4 |
2 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Not Covered |
|
0 |
0 |
1 |
Not Covered |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T57,T58 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46,T57,T58 |
1 | 1 | Covered | T46,T57,T58 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46,T57,T58 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46,T57,T58 |
1 | 1 | Covered | T46,T57,T58 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46,T57,T58 |
0 |
0 |
1 |
Covered |
T46,T57,T58 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46,T57,T58 |
0 |
0 |
1 |
Covered |
T46,T57,T58 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
887 |
0 |
0 |
T17 |
169575 |
0 |
0 |
0 |
T18 |
255455 |
0 |
0 |
0 |
T46 |
34216 |
274 |
0 |
0 |
T57 |
0 |
301 |
0 |
0 |
T58 |
0 |
312 |
0 |
0 |
T153 |
50796 |
0 |
0 |
0 |
T198 |
63048 |
0 |
0 |
0 |
T199 |
62958 |
0 |
0 |
0 |
T219 |
58264 |
0 |
0 |
0 |
T229 |
58786 |
0 |
0 |
0 |
T294 |
63070 |
0 |
0 |
0 |
T351 |
43554 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364955 |
1189397 |
0 |
0 |
T1 |
4317 |
4153 |
0 |
0 |
T2 |
429 |
268 |
0 |
0 |
T3 |
1229 |
1057 |
0 |
0 |
T4 |
756 |
530 |
0 |
0 |
T5 |
1227 |
879 |
0 |
0 |
T16 |
498 |
334 |
0 |
0 |
T30 |
675 |
510 |
0 |
0 |
T67 |
484 |
323 |
0 |
0 |
T68 |
396 |
234 |
0 |
0 |
T97 |
499 |
337 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
3 |
0 |
0 |
T17 |
169575 |
0 |
0 |
0 |
T18 |
255455 |
0 |
0 |
0 |
T46 |
34216 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T153 |
50796 |
0 |
0 |
0 |
T198 |
63048 |
0 |
0 |
0 |
T199 |
62958 |
0 |
0 |
0 |
T219 |
58264 |
0 |
0 |
0 |
T229 |
58786 |
0 |
0 |
0 |
T294 |
63070 |
0 |
0 |
0 |
T351 |
43554 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103298777 |
102647120 |
0 |
0 |
T1 |
161421 |
161010 |
0 |
0 |
T2 |
15786 |
15501 |
0 |
0 |
T3 |
52184 |
51558 |
0 |
0 |
T4 |
37349 |
36493 |
0 |
0 |
T5 |
85628 |
83150 |
0 |
0 |
T16 |
37563 |
36889 |
0 |
0 |
T30 |
42311 |
41716 |
0 |
0 |
T67 |
27741 |
27381 |
0 |
0 |
T68 |
19857 |
19376 |
0 |
0 |
T97 |
24642 |
24306 |
0 |
0 |