| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 87.01 | 66.67 | 100.00 | 94.37 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut![]() |
91.07 | 76.19 | 100.00 | 97.01 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 91.07 | 76.19 | 100.00 | 97.01 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 86.67 | 90.58 | 80.18 | 89.51 | 92.51 | 80.56 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey![]() |
85.74 | 90.44 | 78.77 | 89.40 | 92.23 | 77.87 | |
u_ast![]() |
88.57 | 88.57 | |||||
u_padring![]() |
99.20 | 99.77 | 100.00 | 96.22 | 100.00 | 100.00 | |
| u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 24 | 16 | 66.67 | |
| CONT_ASSIGN | 213 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 797 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 808 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 833 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 840 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 847 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 850 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 856 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 858 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 862 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 865 | 1 | 1 | 100.00 |
| ALWAYS | 1010 | 3 | 0 | 0.00 |
| CONT_ASSIGN | 1042 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1059 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1060 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1061 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1062 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1066 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1067 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1068 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1069 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 213 | 1 | 1 | |
| 214 | 1 | 1 | |
| 797 | 0 | 1 | |
| 808 | 0 | 1 | |
| 833 | 0 | 1 | |
| 840 | 0 | 1 | |
| 847 | 1 | 1 | |
| 850 | 1 | 1 | |
| 856 | 1 | 1 | |
| 858 | 1 | 1 | |
| 862 | 0 | 1 | |
| 865 | 1 | 1 | |
| 1010 | 0 | 1 | |
| 1011 | 0 | 1 | |
| 1012 | 0 | 1 | |
| 1042 | 1 | 1 | |
| 1059 | 1 | 1 | |
| 1060 | 1 | 1 | |
| 1061 | 1 | 1 | |
| 1062 | 1 | 1 | |
| 1066 | 1 | 1 | |
| 1067 | 1 | 1 | |
| 1068 | 1 | 1 | |
| 1069 | 1 | 1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T178 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 71 | 64 | 90.14 |
| Total Bits | 142 | 134 | 94.37 |
| Total Bits 0->1 | 71 | 70 | 98.59 |
| Total Bits 1->0 | 71 | 64 | 90.14 |
| Ports | 71 | 64 | 90.14 |
| Port Bits | 142 | 134 | 94.37 |
| Port Bits 0->1 | 71 | 70 | 98.59 |
| Port Bits 1->0 | 71 | 64 | 90.14 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| POR_N | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INOUT |
| USB_P | Yes | Yes | T16,T7,T8 | Yes | T16,T8,T123 | INOUT |
| USB_N | Yes | Yes | T16,T123,T21 | Yes | T16,T8,T123 | INOUT |
| CC1 | No | No | Yes | T7,T8,T9 | INOUT | |
| CC2 | No | No | Yes | T7,T8,T9 | INOUT | |
| FLASH_TEST_VOLT | No | No | Yes | T7,T8,T9 | INOUT | |
| FLASH_TEST_MODE0 | No | No | Yes | T7,T8,T9 | INOUT | |
| FLASH_TEST_MODE1 | No | No | Yes | T7,T8,T9 | INOUT | |
| OTP_EXT_VOLT | No | No | Yes | T7,T8,T9 | INOUT | |
| SPI_HOST_D0 | Yes | Yes | T10,T11,T12 | Yes | T10,T11,T8 | INOUT |
| SPI_HOST_D1 | Yes | Yes | T11,T12,T87 | Yes | T7,T11,T8 | INOUT |
| SPI_HOST_D2 | Yes | Yes | T11,T87,T166 | Yes | T11,T87,T166 | INOUT |
| SPI_HOST_D3 | Yes | Yes | T11,T87,T166 | Yes | T11,T87,T166 | INOUT |
| SPI_HOST_CLK | Yes | Yes | T10,T11,T12 | Yes | T7,T10,T11 | INOUT |
| SPI_HOST_CS_L | Yes | Yes | T10,T11,T12 | Yes | T10,T11,T8 | INOUT |
| SPI_DEV_D0 | Yes | Yes | T34,T137,T51 | Yes | T34,T137,T51 | INOUT |
| SPI_DEV_D1 | Yes | Yes | T34,T137,T51 | Yes | T7,T34,T137 | INOUT |
| SPI_DEV_D2 | Yes | Yes | T11,T87,T166 | Yes | T11,T8,T87 | INOUT |
| SPI_DEV_D3 | Yes | Yes | T11,T87,T166 | Yes | T7,T11,T87 | INOUT |
| SPI_DEV_CLK | Yes | Yes | T34,T137,T51 | Yes | T7,T34,T137 | INOUT |
| SPI_DEV_CS_L | Yes | Yes | T7,T137,T51 | Yes | T7,T137,T51 | INOUT |
| IOR8 | Yes | Yes | T18,T241,T242 | Yes | T18,T241,T64 | INOUT |
| IOR9 | Yes | Yes | T18,T242,T243 | Yes | T18,T241,T64 | INOUT |
| AST_MISC | No | No | No | INOUT | ||
| IOA0 | Yes | Yes | T13,T14,T15 | Yes | T13,T14,T15 | INOUT |
| IOA1 | Yes | Yes | T13,T14,T15 | Yes | T13,T14,T15 | INOUT |
| IOA2 | Yes | Yes | T13,T15,T161 | Yes | T13,T15,T161 | INOUT |
| IOA3 | Yes | Yes | T13,T15,T24 | Yes | T13,T15,T24 | INOUT |
| IOA4 | Yes | Yes | T13,T15,T145 | Yes | T13,T15,T145 | INOUT |
| IOA5 | Yes | Yes | T13,T15,T145 | Yes | T7,T13,T15 | INOUT |
| IOA6 | Yes | Yes | T13,T15,T24 | Yes | T13,T15,T24 | INOUT |
| IOA7 | Yes | Yes | T205,T34,T13 | Yes | T7,T205,T34 | INOUT |
| IOA8 | Yes | Yes | T205,T13,T15 | Yes | T205,T13,T15 | INOUT |
| IOB0 | Yes | Yes | T31,T27,T28 | Yes | T31,T9,T27 | INOUT |
| IOB1 | Yes | Yes | T31,T27,T28 | Yes | T31,T27,T28 | INOUT |
| IOB2 | Yes | Yes | T64,T27,T28 | Yes | T7,T64,T27 | INOUT |
| IOB3 | Yes | Yes | T18,T31,T241 | Yes | T7,T18,T31 | INOUT |
| IOB4 | Yes | Yes | T244,T245,T31 | Yes | T244,T245,T31 | INOUT |
| IOB5 | Yes | Yes | T244,T245,T246 | Yes | T244,T245,T246 | INOUT |
| IOB6 | Yes | Yes | T13,T18,T241 | Yes | T13,T18,T241 | INOUT |
| IOB7 | Yes | Yes | T1,T13,T17 | Yes | T1,T13,T247 | INOUT |
| IOB8 | Yes | Yes | T13,T18,T241 | Yes | T13,T241,T24 | INOUT |
| IOB9 | Yes | Yes | T13,T209,T18 | Yes | T13,T209,T24 | INOUT |
| IOB10 | Yes | Yes | T13,T209,T161 | Yes | T13,T209,T161 | INOUT |
| IOB11 | Yes | Yes | T13,T210,T215 | Yes | T2,T13,T210 | INOUT |
| IOB12 | Yes | Yes | T2,T13,T210 | Yes | T2,T13,T210 | INOUT |
| IOC0 | Yes | Yes | T6,T39,T40 | Yes | T7,T137,T51 | INOUT |
| IOC1 | Yes | Yes | T137,T51,T248 | Yes | T137,T51,T248 | INOUT |
| IOC2 | Yes | Yes | T137,T51,T248 | Yes | T137,T51,T248 | INOUT |
| IOC3 | Yes | Yes | T7,T136,T249 | Yes | T7,T136,T249 | INOUT |
| IOC4 | Yes | Yes | T6,T136,T249 | Yes | T6,T136,T249 | INOUT |
| IOC5 | Yes | Yes | T51,T116,T121 | Yes | T7,T51,T116 | INOUT |
| IOC6 | Yes | Yes | T41,T44,T136 | Yes | T41,T7,T44 | INOUT |
| IOC7 | Yes | Yes | T18,T241,T242 | Yes | T16,T18,T241 | INOUT |
| IOC8 | Yes | Yes | T116,T121,T122 | Yes | T7,T51,T116 | INOUT |
| IOC9 | Yes | Yes | T13,T247,T18 | Yes | T7,T13,T247 | INOUT |
| IOC10 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT |
| IOC11 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT |
| IOC12 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT |
| IOR0 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT |
| IOR1 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT |
| IOR2 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT |
| IOR3 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT |
| IOR4 | Yes | Yes | T41,T13,T42 | Yes | T41,T44,T13 | INOUT |
| IOR5 | Yes | Yes | T13,T24,T19 | Yes | T7,T13,T24 | INOUT |
| IOR6 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T19 | INOUT |
| IOR7 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T250 | INOUT |
| IOR10 | Yes | Yes | T13,T24,T250 | Yes | T7,T13,T24 | INOUT |
| IOR11 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T250 | INOUT |
| IOR12 | Yes | Yes | T13,T24,T250 | Yes | T7,T13,T24 | INOUT |
| IOR13 | Yes | Yes | T1,T13,T17 | Yes | T1,T7,T13 | INOUT |

| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 21 | 16 | 76.19 | |
| CONT_ASSIGN | 213 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 797 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 808 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 833 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 840 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 847 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 850 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 856 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 858 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 862 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 865 | 1 | 1 | 100.00 |
| ALWAYS | 1010 | 0 | 0 | |
| CONT_ASSIGN | 1042 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1059 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1060 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1061 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1062 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1066 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1067 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1068 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1069 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 213 | 1 | 1 | |
| 214 | 1 | 1 | |
| 797 | 0 | 1 | |
| 808 | 0 | 1 | |
| 833 | 0 | 1 | |
| 840 | 0 | 1 | |
| 847 | 1 | 1 | |
| 850 | 1 | 1 | |
| 856 | 1 | 1 | |
| 858 | 1 | 1 | |
| 862 | 0 | 1 | |
| 865 | 1 | 1 | |
| 1010 | excluded | ||
| Exclude Annotation: [UNR] Tied off. | |||
| 1011 | excluded | ||
| Exclude Annotation: [UNR] Tied off. | |||
| 1012 | excluded | ||
| Exclude Annotation: [UNR] Tied off. | |||
| 1042 | 1 | 1 | |
| 1059 | 1 | 1 | |
| 1060 | 1 | 1 | |
| 1061 | 1 | 1 | |
| 1062 | 1 | 1 | |
| 1066 | 1 | 1 | |
| 1067 | 1 | 1 | |
| 1068 | 1 | 1 | |
| 1069 | 1 | 1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T3,T178 |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 67 | 64 | 95.52 |
| Total Bits | 134 | 130 | 97.01 |
| Total Bits 0->1 | 67 | 66 | 98.51 |
| Total Bits 1->0 | 67 | 64 | 95.52 |
| Ports | 67 | 64 | 95.52 |
| Port Bits | 134 | 130 | 97.01 |
| Port Bits 0->1 | 67 | 66 | 98.51 |
| Port Bits 1->0 | 67 | 64 | 95.52 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| POR_N | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INOUT | |
| USB_P | Yes | Yes | T16,T7,T8 | Yes | T16,T8,T123 | INOUT | |
| USB_N | Yes | Yes | T16,T123,T21 | Yes | T16,T8,T123 | INOUT | |
| CC1 | No | No | Yes | T7,T8,T9 | INOUT | ||
| CC2 | No | No | Yes | T7,T8,T9 | INOUT | ||
| FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
| SPI_HOST_D0 | Yes | Yes | T10,T11,T12 | Yes | T10,T11,T8 | INOUT | |
| SPI_HOST_D1 | Yes | Yes | T11,T12,T87 | Yes | T7,T11,T8 | INOUT | |
| SPI_HOST_D2 | Yes | Yes | T11,T87,T166 | Yes | T11,T87,T166 | INOUT | |
| SPI_HOST_D3 | Yes | Yes | T11,T87,T166 | Yes | T11,T87,T166 | INOUT | |
| SPI_HOST_CLK | Yes | Yes | T10,T11,T12 | Yes | T7,T10,T11 | INOUT | |
| SPI_HOST_CS_L | Yes | Yes | T10,T11,T12 | Yes | T10,T11,T8 | INOUT | |
| SPI_DEV_D0 | Yes | Yes | T34,T137,T51 | Yes | T34,T137,T51 | INOUT | |
| SPI_DEV_D1 | Yes | Yes | T34,T137,T51 | Yes | T7,T34,T137 | INOUT | |
| SPI_DEV_D2 | Yes | Yes | T11,T87,T166 | Yes | T11,T8,T87 | INOUT | |
| SPI_DEV_D3 | Yes | Yes | T11,T87,T166 | Yes | T7,T11,T87 | INOUT | |
| SPI_DEV_CLK | Yes | Yes | T34,T137,T51 | Yes | T7,T34,T137 | INOUT | |
| SPI_DEV_CS_L | Yes | Yes | T7,T137,T51 | Yes | T7,T137,T51 | INOUT | |
| IOR8 | Yes | Yes | T18,T241,T242 | Yes | T18,T241,T64 | INOUT | |
| IOR9 | Yes | Yes | T18,T242,T243 | Yes | T18,T241,T64 | INOUT | |
| AST_MISC | No | No | No | INOUT | |||
| IOA0 | Yes | Yes | T13,T14,T15 | Yes | T13,T14,T15 | INOUT | |
| IOA1 | Yes | Yes | T13,T14,T15 | Yes | T13,T14,T15 | INOUT | |
| IOA2 | Yes | Yes | T13,T15,T161 | Yes | T13,T15,T161 | INOUT | |
| IOA3 | Yes | Yes | T13,T15,T24 | Yes | T13,T15,T24 | INOUT | |
| IOA4 | Yes | Yes | T13,T15,T145 | Yes | T13,T15,T145 | INOUT | |
| IOA5 | Yes | Yes | T13,T15,T145 | Yes | T7,T13,T15 | INOUT | |
| IOA6 | Yes | Yes | T13,T15,T24 | Yes | T13,T15,T24 | INOUT | |
| IOA7 | Yes | Yes | T205,T34,T13 | Yes | T7,T205,T34 | INOUT | |
| IOA8 | Yes | Yes | T205,T13,T15 | Yes | T205,T13,T15 | INOUT | |
| IOB0 | Yes | Yes | T31,T27,T28 | Yes | T31,T9,T27 | INOUT | |
| IOB1 | Yes | Yes | T31,T27,T28 | Yes | T31,T27,T28 | INOUT | |
| IOB2 | Yes | Yes | T64,T27,T28 | Yes | T7,T64,T27 | INOUT | |
| IOB3 | Yes | Yes | T18,T31,T241 | Yes | T7,T18,T31 | INOUT | |
| IOB4 | Yes | Yes | T244,T245,T31 | Yes | T244,T245,T31 | INOUT | |
| IOB5 | Yes | Yes | T244,T245,T246 | Yes | T244,T245,T246 | INOUT | |
| IOB6 | Yes | Yes | T13,T18,T241 | Yes | T13,T18,T241 | INOUT | |
| IOB7 | Yes | Yes | T1,T13,T17 | Yes | T1,T13,T247 | INOUT | |
| IOB8 | Yes | Yes | T13,T18,T241 | Yes | T13,T241,T24 | INOUT | |
| IOB9 | Yes | Yes | T13,T209,T18 | Yes | T13,T209,T24 | INOUT | |
| IOB10 | Yes | Yes | T13,T209,T161 | Yes | T13,T209,T161 | INOUT | |
| IOB11 | Yes | Yes | T13,T210,T215 | Yes | T2,T13,T210 | INOUT | |
| IOB12 | Yes | Yes | T2,T13,T210 | Yes | T2,T13,T210 | INOUT | |
| IOC0 | Yes | Yes | T6,T39,T40 | Yes | T7,T137,T51 | INOUT | |
| IOC1 | Yes | Yes | T137,T51,T248 | Yes | T137,T51,T248 | INOUT | |
| IOC2 | Yes | Yes | T137,T51,T248 | Yes | T137,T51,T248 | INOUT | |
| IOC3 | Yes | Yes | T7,T136,T249 | Yes | T7,T136,T249 | INOUT | |
| IOC4 | Yes | Yes | T6,T136,T249 | Yes | T6,T136,T249 | INOUT | |
| IOC5 | Yes | Yes | T51,T116,T121 | Yes | T7,T51,T116 | INOUT | |
| IOC6 | Yes | Yes | T41,T44,T136 | Yes | T41,T7,T44 | INOUT | |
| IOC7 | Yes | Yes | T18,T241,T242 | Yes | T16,T18,T241 | INOUT | |
| IOC8 | Yes | Yes | T116,T121,T122 | Yes | T7,T51,T116 | INOUT | |
| IOC9 | Yes | Yes | T13,T247,T18 | Yes | T7,T13,T247 | INOUT | |
| IOC10 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT | |
| IOC11 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT | |
| IOC12 | Yes | Yes | T13,T161,T24 | Yes | T13,T161,T24 | INOUT | |
| IOR0 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT | |
| IOR1 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT | |
| IOR2 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT | |
| IOR3 | Yes | Yes | T41,T13,T42 | Yes | T41,T13,T42 | INOUT | |
| IOR4 | Yes | Yes | T41,T13,T42 | Yes | T41,T44,T13 | INOUT | |
| IOR5 | Yes | Yes | T13,T24,T19 | Yes | T7,T13,T24 | INOUT | |
| IOR6 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T19 | INOUT | |
| IOR7 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T250 | INOUT | |
| IOR10 | Yes | Yes | T13,T24,T250 | Yes | T7,T13,T24 | INOUT | |
| IOR11 | Yes | Yes | T13,T24,T250 | Yes | T13,T24,T250 | INOUT | |
| IOR12 | Yes | Yes | T13,T24,T250 | Yes | T7,T13,T24 | INOUT | |
| IOR13 | Yes | Yes | T1,T13,T17 | Yes | T1,T7,T13 | INOUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |