Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T44 |
| 1 | 0 | Covered | T16,T18,T44 |
| 1 | 1 | Covered | T16,T18,T44 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T18,T44 |
| 1 | 0 | Covered | T16,T18,T44 |
| 1 | 1 | Covered | T16,T18,T44 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9850 |
0 |
0 |
| T6 |
902 |
0 |
0 |
0 |
| T16 |
4246 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T34 |
19609 |
0 |
0 |
0 |
| T46 |
241752 |
6 |
0 |
0 |
| T47 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
26282 |
3 |
0 |
0 |
| T51 |
0 |
6 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
643 |
0 |
0 |
0 |
| T103 |
548 |
0 |
0 |
0 |
| T104 |
639 |
0 |
0 |
0 |
| T105 |
1092 |
0 |
0 |
0 |
| T106 |
639 |
0 |
0 |
0 |
| T107 |
1438 |
0 |
0 |
0 |
| T108 |
390 |
0 |
0 |
0 |
| T109 |
813 |
0 |
0 |
0 |
| T141 |
0 |
10 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
55 |
0 |
0 |
| T187 |
85411 |
0 |
0 |
0 |
| T346 |
0 |
5 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
10 |
0 |
0 |
| T350 |
0 |
5 |
0 |
0 |
| T355 |
44823 |
0 |
0 |
0 |
| T375 |
44630 |
0 |
0 |
0 |
| T376 |
0 |
3 |
0 |
0 |
| T377 |
0 |
1 |
0 |
0 |
| T378 |
39268 |
0 |
0 |
0 |
| T379 |
84302 |
0 |
0 |
0 |
| T380 |
51191 |
0 |
0 |
0 |
| T381 |
37344 |
0 |
0 |
0 |
| T382 |
23011 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9863 |
0 |
0 |
| T6 |
43458 |
0 |
0 |
0 |
| T16 |
157961 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T34 |
19609 |
0 |
0 |
0 |
| T46 |
2236 |
6 |
0 |
0 |
| T47 |
0 |
4 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T49 |
0 |
4 |
0 |
0 |
| T50 |
26282 |
4 |
0 |
0 |
| T51 |
0 |
7 |
0 |
0 |
| T52 |
0 |
8 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
41274 |
0 |
0 |
0 |
| T103 |
46706 |
0 |
0 |
0 |
| T104 |
42332 |
0 |
0 |
0 |
| T105 |
60178 |
0 |
0 |
0 |
| T106 |
41822 |
0 |
0 |
0 |
| T107 |
91997 |
0 |
0 |
0 |
| T108 |
24532 |
0 |
0 |
0 |
| T109 |
72994 |
0 |
0 |
0 |
| T141 |
0 |
10 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
55 |
0 |
0 |
| T187 |
85411 |
0 |
0 |
0 |
| T346 |
0 |
5 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
10 |
0 |
0 |
| T350 |
0 |
5 |
0 |
0 |
| T355 |
44823 |
0 |
0 |
0 |
| T375 |
44630 |
0 |
0 |
0 |
| T376 |
0 |
3 |
0 |
0 |
| T377 |
0 |
1 |
0 |
0 |
| T378 |
39268 |
0 |
0 |
0 |
| T379 |
84302 |
0 |
0 |
0 |
| T380 |
51191 |
0 |
0 |
0 |
| T381 |
37344 |
0 |
0 |
0 |
| T382 |
23011 |
0 |
0 |
0 |